首页 | 本学科首页   官方微博 | 高级检索  
     

RapidIO应用系统及其验证模型的设计与测试
引用本文:梁光胜,刘倩茹,姚海洋.RapidIO应用系统及其验证模型的设计与测试[J].电子设计工程,2011,19(23):61-63.
作者姓名:梁光胜  刘倩茹  姚海洋
作者单位:华北电力大学电气与电子工程学院,北京,102206
摘    要:针对传统嵌入式系统中互连通信的问题,提出一种可用于嵌入式系统内部通信的基于RapidIO的应用系统及其验证模型。该方案采用Altera公司的IP核和Cyclone系列FPGA,建立了串行RapidIO(SRIO)接口通信系统,并对其功能进行验证。详细分析了RapidIO应用系统及其验证模型的功能结构和运行原理,为提高嵌入式系统内部模块的通信速率提供了解决方案。

关 键 词:电子技术  RapidIO应用系统  FPGA  验证模型

Design and testing of RapidIO application and verification model
LIANG Guang-sheng,LIU Qian-ru,YAO Hai-yang.Design and testing of RapidIO application and verification model[J].Electronic Design Engineering,2011,19(23):61-63.
Authors:LIANG Guang-sheng  LIU Qian-ru  YAO Hai-yang
Affiliation:(Electrical and Electronic Engineering,North China Electric Power University,Beijing 102206,China)
Abstract:Aiming at the problem existed in the traditional interconnection of embedded system, a scheme of RapidIO application and verification model, which can be used for the communication in the embedded system, is proposed. Based on the IP Core and Cyclone serial FPGA of Ahera Company, this scheme builds communication system of Serial RapidIO (SRIO) whose functions are verified. The structure and operation principle of RapidIO application and verification model are elaborated, which give a solution to the improvement of communication rate in the embedded system.
Keywords:electronic technology  rapidIO application  FPGA  verification
本文献已被 CNKI 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号