首页 | 本学科首页   官方微博 | 高级检索  
     

宽带分数延时滤波器的优化设计及FPGA实现
引用本文:朱 彬,朱晓章,杨仕甫,许 媛.宽带分数延时滤波器的优化设计及FPGA实现[J].现代雷达,2012,34(10):28-31.
作者姓名:朱 彬  朱晓章  杨仕甫  许 媛
作者单位:1. 成都大学现代教育技术中心,成都,610106
2. 电子科技大学电子工程学院,成都,610054
3. 中国石油川庆钻探工程有限公司 井下作业公司,成都,610051
摘    要:提出了一种可变分数延时宽带数字滤波器的优化设计方法,该方法首先采用内插的方法提高采样率,降低信号的归一化带,再采用Farrow结构来实现分数延时,通过抽取,恢复信号的初始采样率.其实现形式采用基于多相滤波的级联结构,使得内插和抽取相互抵消,降低滤波器的阶数,提高运算效率.采用基于FPGA的并行分布式算法,设计利用了器件的结构特点以及与器件特性独立的2种方法,在时域实现了高速、高阶的宽带分数延时滤波器,并在Altera Stratix FPGA上进行了仿真验证,最高工作频率分别为184 MHz和119 MHz.

关 键 词:数字滤波器  分数延时  多相滤波  宽带  并行分布式算法

Optimization Design Method and FPGA Implementations of Wide-bandwidth Fractional Delay Filter
ZHU Bin,ZHU Xiao-zhang,YANG Shi-fu and XU Yuan.Optimization Design Method and FPGA Implementations of Wide-bandwidth Fractional Delay Filter[J].Modern Radar,2012,34(10):28-31.
Authors:ZHU Bin  ZHU Xiao-zhang  YANG Shi-fu and XU Yuan
Abstract:An optimization design method of wide-bandwidth fractional delay filter(FDF) is proposed in this paper. A two times oversampled input signal is produced , halfband limited and then passed through a variable FDF, which is designed using the farrow structure. The resulting signal is then decimated by two in order to revert to the original sampling frequency. A polyphase structure provides an efficient implementation of the filter. Using the parallel distributed arithmetic based on FPGA, two methods then, one of which is device dependent while the other is device independent ,are designed to implement the FDF. The maximum operating frequencies of 184 MHz and 119 MHz have been achieved for the two methods when they are implemented in Altera Stratix FPGA.
Keywords:digital filter  fractional delay  polyphase filtering  wide-bandwidth  parallel distributed arithmetic
本文献已被 万方数据 等数据库收录!
点击此处可从《现代雷达》浏览原始摘要信息
点击此处可从《现代雷达》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号