首页 | 本学科首页   官方微博 | 高级检索  
     


Signal Integrity: Fault Modeling and Testing in High-Speed SoCs
Authors:Mehrdad Nourani  Amir Attarha
Affiliation:(1) Center for Integrated Circuits & Systems, The University of Texas at Dallas, Richardson, TX 75083-0688, USA
Abstract:As we approach 100 nm technology the interconnect issues are becoming one of the main concerns in the testing of gigahertz system-on-chips. Voltage distortion (noise) and delay violations (skew) contribute to the signal integrity loss and ultimately functional error, performance degradation and reliability problems. In this paper, we first define a model for integrity faults on the high-speed interconnects. Then, we present a BIST-based test methodology that includes two special cells to detect and measure noise and skew occurring on the interconnects of the gigahertz system-on-chips. Using an inexpensive test architecture the integrity information accumulated by these special cells can be scanned out for final test and reliability analysis.
Keywords:built-in self-test  high-speed interconnect  integrity fault  integrity loss  interconnect testing  model order reduction  noise detection  signal integrity  skew detection  system-on-chip  test pattern generation  transfer function matrix
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号