首页 | 本学科首页   官方微博 | 高级检索  
     


3D NAND flash memory with laterally-recessed channel (LRC) and connection gate architecture
Authors:Jang-Gn Yun   Jong Duk Lee  Byung-Gook Park
Affiliation:a Inter-University Semiconductor Research Center and School of Electrical Engineering, Seoul National University, San 56-1, Sillim-dong, Gwanak-gu, Seoul 151-742, Republic of Korea
Abstract:A three-dimensional (3D) stacked bit-line NAND flash memory is investigated. The fabrication process flow for the formation of a laterally-recessed bit-line stack is described. Program operation is simulated using a stacked bit-line structure. Inter-layer interference (ILI) is addressed and the minimum isolation oxide thickness between stacked bit-lines is extracted. Simple device and array with the laterally-recessed bit-line stack are fabricated and electrical characteristics are measured. A new array architecture having a connection gate is designed for the 3D stacked bit-line NAND flash memory application.
Keywords:3D NAND flash memory   Bit-line stacking   Laterally-recessed channel (LRC)   Inter-layer interference (ILI)   Connection gate scheme array
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号