首页 | 本学科首页   官方微博 | 高级检索  
     


A High Speed VLSI Architecture for Handwriting Recognition
Authors:Francesco Gregoretti  Roberto Passerone  Leonardo Maria Reyneri and Claudio Sansoé
Affiliation:(1) Dipartimento di Elettronica, Politecnico di Torino, Italy
Abstract:This article presents PAPRICA-3, a VLSI-oriented architecture for real-time processing of images and its implementation on HACRE, a high-speed, cascadable, 32-processors VLSI slice. The architecture is based on an array of programmable processing elements with the instruction set tailored to image processing, mathematical morphology, and neural networks emulation. Dedicated hardware features allow simultaneous image acquisition, processing, neural network emulation, and a straightforward interface with a hosting PC.HACRE has been fabricated and successfully tested at a clock frequency of 50 MHz. A board hosting up to four chips and providing a 33 MHz PCI interface has been manufactured and used to build BEATR IX, a system for the recognition of handwritten check amounts, by integrating image processing and neural network algorithms (on the board) with context analysis techniques (on the hosting PC).
Keywords:image processing  parallel architectures  handwriting recognition  artificial neural networks  VLSI implementations
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号