首页 | 本学科首页   官方微博 | 高级检索  
     

一种可变码长码率QC-LDPC编译码芯片设计与实现
引用本文:许仕龙,李斌,张晓峰.一种可变码长码率QC-LDPC编译码芯片设计与实现[J].微电子学与计算机,2011,28(12):99-102.
作者姓名:许仕龙  李斌  张晓峰
作者单位:中国电子科技集团公司第五十四研究所,河北石家庄,050081
摘    要:提出一种可变码长码率QC-LDPC编解码芯片结构,并进行了硬件实现,包括基于循环移位矩阵向量乘法器的编码模块和基于部分并行循环迭代译码结构的译码模块.对该QC-LDPC编解码器的性能评估结果表明:采用该结构的编解码器性能优良,实现复杂度低,数据吞吐率高.在此基础上,采用90nm CMOS工艺,对QC-LDPC编解码器进行了逻辑综合和版图设计,芯片版图面积为15mm2,功能和性能指标满足设计要求.

关 键 词:QC-LDPC码  编译码算法  编译码结构  集成电路

Design and Implementation of a Length & Rate-Variable QC-LDPC Encoding & Decoding Chip
XU Shi-long,LI Bin,ZHANG Xiao-feng.Design and Implementation of a Length & Rate-Variable QC-LDPC Encoding & Decoding Chip[J].Microelectronics & Computer,2011,28(12):99-102.
Authors:XU Shi-long  LI Bin  ZHANG Xiao-feng
Affiliation:XU Shi-long,LI Bin,ZHANG Xiao-feng(The 54th Research Institute of China Electronics Technology Group Corporation,Shijiazhuang 050081,China)
Abstract:According to the applications and requirements of QC-LDPC encoding & decoding chip,a structure of length & rate-variable QC-LDPC encoding & decoding chip is proposed in this paper,and the hardware is implemented.An encoder based on cyclic shift matrix vector multiplier and a decoder based on partly-parallel cyclic iterative decoder structure are included in this chip.The assessment of the chip shows that the encoding & decoding chip with this structure has excellent performance,low implementation complexity...
Keywords:QC-LDPC code  encoding and decoding algorithm  encoding and decoding structure  IC  
本文献已被 CNKI 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号