首页 | 本学科首页   官方微博 | 高级检索  
     

3D NoC中柔性可配置的高可靠路由器设计
引用本文:欧阳一鸣,何,敏,梁华国,刘,军,高妍妍.3D NoC中柔性可配置的高可靠路由器设计[J].电子测量与仪器学报,2014(3):306-313.
作者姓名:欧阳一鸣      梁华国      高妍妍
作者单位:[1]合肥工业大学计算机与信息学院,合肥230009 [2]合肥工业大学电子科学与应用物理学院,合肥230009
基金项目:国家自然科学基金资助项目(61274036,61106038)、安徽高校省级自然科学研究重点项目(KJ2010A269)、安徽省科技攻关项目(11010202190)、安徽省自然科学基金项目(1208085QF127)
摘    要:三维片上网络中路由器发生故障及拥塞等可靠性问题,会影响整个网络性能。因此针对路由器输入缓存的故障和拥塞问题,提出一种柔性(flexible)可配置的高可靠路由器架构。每条输入链路和2个相邻的输入缓存相连。通过建模,根据具体的故障和拥塞情况,选择合适的输入缓存路径,实现部分缓存的共享。不仅能达到路由器故障的容错目的,还能在网络重负载的情况下有效的解决网络拥塞问题。实验结果表明,方案相较于传统路由器方案,在一般传输模式和0.5 filts/node/cycle的注入率下,无故障时平均时延下降了81.89%,2个数据分配器故障时平均时延下降了87.38%。在网络出现故障和拥塞时,方案具有明显的优势,很好的保证了整个网络的高可靠性以及低时延。

关 键 词:三维片上网络  可靠性  故障  拥塞  容错

Design of flexible and configurable high-reliability router in 3D Network on-Chip
Ouyang Yiming He Min Liang Huaguo Liu Jun Gao Yanyan.Design of flexible and configurable high-reliability router in 3D Network on-Chip[J].Journal of Electronic Measurement and Instrument,2014(3):306-313.
Authors:Ouyang Yiming He Min Liang Huaguo Liu Jun Gao Yanyan
Affiliation:Ouyang Yiming He Min Liang Huaguo Liu Jun Gao Yanyan ( 1. School of Computer & Information, Hefei University of Technology, Hefei 230009, China ; 2. School of Electronic Science & Applied Physics, Hefei University of Technology, Hefei 230009, China)
Abstract:The reliability problems such as faults and congestion occurring in router will greatly affect the performance of the entire network in 3D network on-chip.Aiming at the faults and congestion in input buffer,this paper proposes a flexible and configurable high-reliability router architecture,each input channel is connected to two adjacent buffers.By means of modeling,the router architecture selects appropriate input buffer path to achieve partial buffer sharing on the basis of the specific fault and congestion.This method can not only achieve the goal of faulttolerance for router fault,but also efficiently solve the congestion problem of the entire network under the heavy network load.The experiment results show that,compared to the conventional router architecture,the proposed scheme in this paper has 81.89% less average network latency without faults and 87.38% less average network latency in the presence of 2 DE multiplexer fault under uniform traffic pattern and 0.5flits/node/cycle.This scheme has obvious advantage and ensures the high-reliability and low-latency of the entire network when congestion and faults occur.
Keywords:3D network on-chip  reliability  fault  congestion  fault-tolerance
本文献已被 CNKI 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号