首页 | 本学科首页   官方微博 | 高级检索  
     

基于CPLD高速可程控数字延迟线的设计与实现
引用本文:王群要,高大庆,上官靖斌,黄志海,辛俊业.基于CPLD高速可程控数字延迟线的设计与实现[J].微计算机信息,2006,22(35):134-136.
作者姓名:王群要  高大庆  上官靖斌  黄志海  辛俊业
作者单位:1. 100080,北京市中科院研究生院
2. 730000,甘肃兰州市中科院近代物理研究所
摘    要:针对兰州重离子加速器冷却储存环(HIRFL-CSR)踢轨磁铁(Kicker)电源的需要,设计了一种基于可编程逻辑器件(CPLD)的高速可程控数字延迟线系统。文中分析介绍了数字延迟线系统结构、工作原理及CPLD芯片的设计并给出了仿真波形。该方案满足了Kicker电源对脉冲进行适当延迟的要求,解决了Kicker电源系统脉冲同步的问题。

关 键 词:可程控  延迟线
文章编号:1008-0570(2006)12-2-0134-03
修稿时间:2006年6月27日

Design and Accomplishment of high-speed Programmable digital delay line system based on CPLD
WANG QUNYAO,GAO DAQING,SHANGGUAN JINGBIN,HUANG ZHIHAI,XIN JUNYE.Design and Accomplishment of high-speed Programmable digital delay line system based on CPLD[J].Control & Automation,2006,22(35):134-136.
Authors:WANG QUNYAO  GAO DAQING  SHANGGUAN JINGBIN  HUANG ZHIHAI  XIN JUNYE
Abstract:To meet the need of kicker power supply of HIRFL-CSR, this paper designs a high-speed Programmable digital delay line system based on CPLD.It presents the circuit configuration the working principle and the CPLD design of digital delay line system with simulation figure. The design meets the need of kicker power supply of CSR to delay the pulse suitably, resolves the problem of the pulse in-phase of kicker power supply system.
Keywords:CPLD  Kicker
本文献已被 CNKI 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号