首页 | 本学科首页   官方微博 | 高级检索  
     

基于多相滤波高效结构的宽带DDC及其FPGA实现
引用本文:吴伟,唐斌,张鹏.基于多相滤波高效结构的宽带DDC及其FPGA实现[J].数据采集与处理,2004,19(2):210-214.
作者姓名:吴伟  唐斌  张鹏
作者单位:电子科技大学电子工程学院,成都,610054
摘    要:针对雷达数字接收系统中存在前端A/D输出的高速数据流与后端DSP的低吞吐率之间难以匹配的问题,从传统数字下变频的结构出发,推导出宽带数字下变频的多相滤波高效结构,信道之间重叠50%,采用并行结构实现高速、高效滤波,只计算被抽取点数据,极大地提高了运算效率及算法的工程可实现性。计算机仿真及用大规模现场可编程门阵列的硬件实现验证了此方法的正确性和有效性。

关 键 词:雷达  数字接收系统  宽带DDC  FPGA  可编程门阵列  数据流
文章编号:1004-9037(2004)02-0210-05
修稿时间:2003年9月27日

Wideband DDC Based on Polyphase Structrue and Its FPGA Implementation
WU Wei,TANG Bin,ZHANG Peng.Wideband DDC Based on Polyphase Structrue and Its FPGA Implementation[J].Journal of Data Acquisition & Processing,2004,19(2):210-214.
Authors:WU Wei  TANG Bin  ZHANG Peng
Abstract:The great gap between the high-speed data flow from A/D converter and low-speed of DSP is a bottleneck limiting the study of radar digital receiving system. The polyphase filter structure of the wideband digital down conversion (DDC) is deduced from the structure of the conventional digital downconverter. Its channels are 50% overlapped. It can realize the high speed and efficient filtering by using the parallel structure and only calculate the decimated data,thus improving the operational efficiency and realizability. The correctness and the validity are proved by the computer simulations and the field programming gate array (FPGA) implementation.
Keywords:digital down conversion  polyphase filtering  decimation  field programming gate array
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号