首页 | 本学科首页   官方微博 | 高级检索  
     

JPEG2000位平面编码器的硬件实现
引用本文:乔世杰,赛金乾,高勇,王永,闫玉玲.JPEG2000位平面编码器的硬件实现[J].计算机工程与应用,2009,45(24):70-71.
作者姓名:乔世杰  赛金乾  高勇  王永  闫玉玲
作者单位:西安理工大学电子工程系,西安,710048
摘    要:采用三个状态机控制编码操作,并采用局部优化和模板数据缓冲技术,提出了一种简单、灵活的新结构,提高了编码效率,减小了硬件实现的资源消耗,在码块处理上也具有很大灵活性。设计了硬件结构的VerilogHDL模型,进行了仿真和逻辑综合,并用FPGA进行了验证。仿真和综合结果表明,设计的硬件结构是正确的,最高频率可达82MHz,满足设计要求。

关 键 词:JPEG2000  位平面编码  Verilog  HDL
收稿时间:2008-7-21
修稿时间:2008-10-14  

Hardware implementation of JPEG2000 bit-plane coding
QIAO Shi-jie,SAI Jin-qian,GAO Yong,WANG Yong,YAN Yu-ling.Hardware implementation of JPEG2000 bit-plane coding[J].Computer Engineering and Applications,2009,45(24):70-71.
Authors:QIAO Shi-jie  SAI Jin-qian  GAO Yong  WANG Yong  YAN Yu-ling
Affiliation:Department of Electronic Engineering,Xi’an University of Technology,Xi’an 710048,China
Abstract:This paper proposes a new simple and flexible architecture for JPEG2000 bit-plane coding,the architecture contains three state machines to control the coding process.By using local optimization and template technology for data buffering,the coding efficiency is improved.The new architecture has fewer hardware consumption and great flexibility in handling the code block. The Verilog HDL modules of architecture are designed,simulated and synthesized to FPGA,the results show that the architecture designed is c...
Keywords:JPEG2000  bit-plane coding  Verilog HDL
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《计算机工程与应用》浏览原始摘要信息
点击此处可从《计算机工程与应用》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号