首页 | 本学科首页   官方微博 | 高级检索  
     

改进的仲裁器PUF设计与分析
引用本文:张俊钦,谷大武,侯方勇.改进的仲裁器PUF设计与分析[J].计算机工程,2010,36(3):249-250.
作者姓名:张俊钦  谷大武  侯方勇
作者单位:(1. 上海交通大学计算机科学与工程系,上海 200240;2. 国防科学技术大学计算机学院,长沙 410073)
摘    要:介绍Daihyun等设计的仲裁器物理不可克隆函数(PUF)方案,指出其不足之处。在此基础上提出一种改进方案,设计并分析基于 D触发器的仲裁器PUF,在FPGA平台上实现并测试该方案的性能。实验结果表明,改进方案在输出的0, 1平衡性方面优于Daihyun的PUF方案。

关 键 词:仲裁器物理不可克隆函数  现场可编程逻辑阵列  D触发器
修稿时间: 

Design and Analysis of Improved Arbiter PUF
ZHANG Jun-qin,GU Da-wu,HOU Fang-yong.Design and Analysis of Improved Arbiter PUF[J].Computer Engineering,2010,36(3):249-250.
Authors:ZHANG Jun-qin  GU Da-wu  HOU Fang-yong
Affiliation:(1. Department of Computer Science and Engineering, Shanghai Jiaotong University, Shanghai 200240; 2. School of Computer, National University of Defense Technology, Changsha 410073)
Abstract:This paper introduces the arbiter Physical Uncloneable Function(PUF) scheme designed by Daihyun, and gives its disadvantage. It presents an improved scheme, designs and analyzes the arbiter PUF based on D trigger. It implements the design on Field Programmable Gate Array(FPGA) platform and conducts experiments to evaluate the performance. Experimental results show that the improved method is better than the method designed by Daihyun in 0, 1 balance of output.
Keywords:arbiter Physical Uncloneable Function(PUF)  Field Programmable Gate Array(FPGA)  D trigger
点击此处可从《计算机工程》浏览原始摘要信息
点击此处可从《计算机工程》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号