首页 | 本学科首页   官方微博 | 高级检索  
     

低功耗多线程编译优化技术
引用本文:赵荣彩,唐志敏,张兆庆,Guang R. Gao.低功耗多线程编译优化技术[J].软件学报,2002,13(6):1123-1129.
作者姓名:赵荣彩  唐志敏  张兆庆  Guang R. Gao
作者单位:1. 中国科学院,计算技术研究所,北京,100080
2. Delaware大学,电子与计算机工程系,Newark,DE,19716-3130,美国
基金项目:国家高技术研究发展计划资助项目(2001AA111070)
摘    要:提出了在多线程体系结构中通过降低执行频率有效减小功耗的理论模型和方法.首先研究识别可降频运行的线程的计算模型和降频因子的计算,然后给出在编译过程中基于对应用程序行为的分析,结合线程划分的低功耗编译优化算法和实现策略.该模型和方法可用于具有执行频率可动态调整的多处理器类多线程体系结构,既可开发TLP(thread level parallelism),又可有效减小功率消耗.

关 键 词:多线程  低功耗  编译优化  并行处理  计算机体系结构
收稿时间:2001/12/25 0:00:00
修稿时间:2001年12月25

A Multithreaded Compiler Optimization Technology with Low Power
ZHAO Rong-cai,TANG Zhi-min,ZHANG Zhao-qing and Guang R. Gao.A Multithreaded Compiler Optimization Technology with Low Power[J].Journal of Software,2002,13(6):1123-1129.
Authors:ZHAO Rong-cai  TANG Zhi-min  ZHANG Zhao-qing and Guang R Gao
Abstract:A theoretic model and method is proposed to decrease power consumption effectively by reducing execution frequency on multithreaded architecture in this paper. At first, the computation model is studied to recognize the thread which can be executed at lower frequency, and the factor is computed to slow down the frequency. Then, an algorithm and policy of compiler optimization combining with thread partition for low power is given based on the analysis of application program. This model and method can be used to exploit TLP(thread levelparallelism)and decrease the power consumption effectively for the multithreaded multiprocessor architecture with scalable execution frequency.
Keywords:multithreading  low power  compiler optimization  parallel computing  computer architecture
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《软件学报》浏览原始摘要信息
点击此处可从《软件学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号