首页 | 本学科首页   官方微博 | 高级检索  
     

基于Verilog HDL的高速可综合FSM设计
引用本文:王鹏,郭忠文.基于Verilog HDL的高速可综合FSM设计[J].计算机工程与设计,2006,27(11):2017-2019,2104.
作者姓名:王鹏  郭忠文
作者单位:中国海洋大学,计算机科学系,山东,青岛,266071
摘    要:有限状态机(finite state machine,FSM)广泛应用于数字系统的控制器设计中,用Verilog设计的可综合状态机有多种编码风格,通常这些编码风格生成的状态机带有组合逻辑输出.时序分析指出组合逻辑输出型状态机不适合高速系统,提出了一种适合高速系统的寄存器输出型状态机.最后通过实例给出了寄存器输出型状态机的状态编码方法及其可综合Verilog编码风格.

关 键 词:有限状态机  可综合  编码风格
文章编号:1000-7024(2006)11-2017-03
收稿时间:2005-04-16
修稿时间:2005-04-16

Design of high-speed and synthesizable finite state machine based on Verilog HDL
WANG Peng,GUO Zhong-wen.Design of high-speed and synthesizable finite state machine based on Verilog HDL[J].Computer Engineering and Design,2006,27(11):2017-2019,2104.
Authors:WANG Peng  GUO Zhong-wen
Affiliation:Department of Computer Science, Ocean University of China, Qingdao 266071, China
Abstract:FSM(Finite State Machine) is widely used in the controller design of digital system.Synthesizable state machine design using Verilog has many coding styles that normally generate combinational logic outputs.Timing analysis shows that state machine with combinational outputs is not well suited for high-speed system.A state machine with registered output is presented,which is suited for high-speed system.Finally,a method of state encoding for registering the FSM outputs and synthesizable Verilog coding style is provided with an example.
Keywords:Verilog HDL
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号