首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的五级流水线CPU
引用本文:王绍坤.基于FPGA的五级流水线CPU[J].计算机系统应用,2015,24(3):18-23.
作者姓名:王绍坤
作者单位:北京理工大学计算机学院,北京,100081
摘    要:基于FPGA平台设计并实现了一种五级流水线CPU.它参考MIPS机将指令的执行过程进行抽象,把指令分成取值、译码、执行、访存、写回五级流水处理.首先设计系统级的结构,决定CPU的结构和指令系统.其次对整体结构进行分解,确定模块与模块之间的信号连接,采用VHDL实现CPU.最后通过Debug-controller调试软件对五级流水线CPU进行调试.结果表明了所设计的流水线CPU的有效性.

关 键 词:VHDL  FPGA  流水线CPU
收稿时间:7/4/2014 12:00:00 AM
修稿时间:2014/8/12 0:00:00

Five Stage Pipeline CPU Based on FPGA
WANG Shao-Kun.Five Stage Pipeline CPU Based on FPGA[J].Computer Systems& Applications,2015,24(3):18-23.
Authors:WANG Shao-Kun
Affiliation:School of Computer Science, Beijing Institute of Technology, Beijing 100081, China
Abstract:A five stage pipeline CPU was designed and implemented on FPGA. Referring to MIPS machine and analyzing the process of each instruction, the process was divided into five stages which are IF, ID, EXE, MEM, and WB. The design of system-level structure was placed in the first position in order to determine the architecture and the instruction set. The next work was decomposing the integrated architecture and determining the signal connection between the module and the module. The CPU was implemented with VHDL. Finally, the five stage CPU was debugged by debugging software which is called Debug-controller. The result shows that the pipeline CPU is effective.
Keywords:VHDL  FPGA  pipeline CPU
本文献已被 CNKI 万方数据 等数据库收录!
点击此处可从《计算机系统应用》浏览原始摘要信息
点击此处可从《计算机系统应用》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号