首页 | 本学科首页   官方微博 | 高级检索  
     


Trends in highly scalable crossbar-based packet switch architecture
Authors:Kenji Yoshigoe
Affiliation:1. School of Computer Science and Technology, Tianjin University, Tianjin 300072, PR China;2. School of Systems Information Science, Future University Hakodate, Hakodate, Japan;3. Dipartimento di Elettronica e Informazione, Politecnico di Milano, Italy;4. National Key Laboratory on Communications, School of Communication and Information Engineering, University of Electronic Science and Technology of China, Chengdu 611731, PR China;1. IBM Research – Zurich Systems, Samerstrasse 4, 8803 Ruschlikon, Zurich, Switzerland;2. IBM Systems & Technology Group (STG), Rochester, MN, USA;1. School of Software, Shanghai Jiao Tong University, Shanghai, China;2. Department of Computer Science, Electrical and Space Engineering, Lulea University of Technology, Sweden
Abstract:A combined input and crosspoint queued (CICQ) switch is receiving significant attention to be the next generation high speed packet switch for its scalability; however, a multi-cabinet implementation of a combined input and crosspoint queued (CICQ) switch unavoidably introduces a large round-trip time (RTT) latency between the line cards and switch fabric, resulting a large crosspoint (CP) buffer requirement. In this paper, virtual crosspoint queues (VCQs) that significantly reduces the CP buffer requirement of the CICQ switch is investigated. The VCQs unit resides inside the switch fabric, is dynamically shared among virtual output queues (VOQ) from the same source port, and is operated at the line rate, making the implementation practical. A threshold-based exhaustive round-robin (T-ERR) arbitration is employed to reduce buffer hogging at VCQ. The T-ERR at VCQ and CP arbiters serves packets residing in a longer queue more frequently than packet residing in a shorter queue. Consequently, the T-ERR, drastically increases the throughput of the CICQ switch with small CP buffers. A multi-cabinet implementation of CICQ switch do not support multicasting traffic well since a combination of small CP buffer in the switch fabric and a large RTT latency between the line cards and switch fabric results in non-work conservation of the intra-switch link. Deployment of multicast FIFO buffer between the input buffer and CP buffer shows a promise. With its ability to achieve high throughput independent of RTT and switch port size, the integration of the VCQ architecture and T-ERR scheduler to the CICQ switch is ideal for supporting ever-increasing Internet traffic that requires higher data rate, larger switch size, and efficient multicasting.
Keywords:
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号