首页 | 本学科首页   官方微博 | 高级检索  
     

一种超低相位噪声频率合成源方案设计
引用本文:王李飞,张宁,彭子健,薛沛祥,李维亮.一种超低相位噪声频率合成源方案设计[J].自动化学报,2017,43(12):2225-2231.
作者姓名:王李飞  张宁  彭子健  薛沛祥  李维亮
作者单位:1.电子测试技术重点实验室 青岛 266555
基金项目:电子测试技术重点实验室基金项目9140C120201130C12050
摘    要:频率合成源是射频发生和频谱分析中最重要的组成之一,评价合成源性能指标的是输出信号的相位噪声、杂散、频率分辨率和频率切换时间.本文通过分析传统锁相环原理,提出一种通用的超低相位噪声合成源设计方案(带宽100MHz以内).在锁相环基础上,通过引入直接数字合成(Direct digital synthesizer,DDS)混频鉴相技术,使得到的射频信号理论值达到0.1mHz的频率分辨率,同时将带内相位噪声指标优化17dB以上.新方案同时兼顾了杂散和频率切换时间指标,保障合成源的输出信号稳定可靠,使其在自动测试领域拥有广阔的应用前景.

关 键 词:频率合成源    锁相环    极高分辨率    超低相位噪声
收稿时间:2016-02-28

A Ultralow-phase-noise Scheme for Frequency Synthesizer
Affiliation:1.Science and Technology on Electronic Test & Measurement Laboratory, Qingdao 2665552.The 41 st Research Institute of CETC, Qingdao 266555
Abstract:Frequency synthesizer is one of the most important component of RF generator and spectrum analysis. The performance of its output signal is evaluated in terms of phase noise, scattering, frequency resolution and frequency hopping time. By analyzing the traditional theory of phase-locked loop, a ultralow-phase-noise scheme for the frequency synthesizer is put forward (bandwidth within 100MHz). In order to make the frequency resolution of the output signal reach to 0.1mHz in theory and optimize the in-band phase noise cver 17dB, direct digital synthesizer (DDS) and mixer phase detection technology based on phase-locked loop are introduced. Consideration is also given to both scattering and frequency hopping time to ensure the output signal is stable and reliable. The synthesizer has a good application in the field of automatic test.
Keywords:
点击此处可从《自动化学报》浏览原始摘要信息
点击此处可从《自动化学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号