首页 | 本学科首页   官方微博 | 高级检索  
相似文献
 共查询到20条相似文献,搜索用时 46 毫秒
1.
For a variety of solar cells, it is shown that the single exponential $J{-}V$ model parameters, namely—ideality factor $eta$ , parasitic series resistance $R_{s}$, parasitic shunt resistance $R_{rm sh}$, dark current $J_{0}$, and photogenerated current $J_{rm ph}$ can be extracted simultaneously from just four simple measurements of the bias points corresponding to $V_{rm oc}$, $sim!hbox{0.6}V_{rm oc}$, $J_{rm sc}$, and $sim! hbox{0.6}J_{rm sc}$ on the illuminated $J{-}V$ curve, using closed-form expressions. The extraction method avoids the measurements of the peak power point and any $dJ/dV$ (i.e., slope). The method is based on the power law $J{-}V$ model proposed recently by us.   相似文献   

2.
MOSFET drain current second-order nonlinearity has a significant impact on the linearity of current regulated CMOS active inductors. It tends to compress MOSFET transconductance $(g_{m})$ by generating excess dc current $(I_{rm EX})$ in the channel, which is a function of incoming input signal amplitude. This generated excess dc current can change the original dc operating point of the current regulated CMOS active inductor, and thus, influence the inductance. Unfortunately, MOSFET drain current second-order nonlinearity contributes more to MOSFET $g_{m}$ compression than MOSFET drain current third-order nonlinearity. In this paper, a new technique known as feed-forward current source (FFCS) has been proposed to improve the linearity of the active inductor. The proposed FFCS technique makes use of the second-order nonlinear property of a MOSFET that generates $I_{rm EX}$ when an input ac signal is applied. The generated $I_{rm EX}$ is then fed-forward to the current source of the active inductor to drain out the $I_{rm EX}$ in the active inductor. This prevents the dc operating point from shifting and improves its inductance linearity. Single-ended and differential active inductors with the proposed FFCS circuit have been fabricated using Silterra's CMOS 0.18-$mu{hbox{m}}$ technology to verify the proposed technique.   相似文献   

3.
A Low Voltage Mixer With Improved Noise Figure   总被引:2,自引:0,他引:2  
A 5.2 GHz low voltage mixer with improved noise figure using TSMC 0.18 $mu$m CMOS technology is presented in this letter. This mixer utilizes current reuse and ac-coupled folded switching to achieve low supply voltage. The noise figure of the mixer is strongly influenced by flicker noise. A resonating inductor is implemented for tuning out the parasitic components, which not only can improve noise figure but also enhance conversion gain. A low voltage mixer without resonating technique has also been fabricated and measured for comparison. Simulated results reveal that flicker corner frequency is lowered. The measured results show 4.5 dB conversion gain enhancement and 4 dB reduction of noise figure. The down-conversion mixer with resonating inductor achieves 5.8 dB conversion gain, ${-}16$ dBm ${rm P}_{{rm 1dB}},$ ${-}6$ dBm ${rm IIP}_{3}$ at power consumption of 3.8 mW and 1 V supply voltage.   相似文献   

4.
Low-temperature polycrystalline-silicon thin-film transistors (LTPS-TFTs) with high- $kappa$ gate dielectrics and plasma surface treatments are demonstrated for the first time. Significant field-effect mobility $mu_{rm FE}$ improvements of $sim$86.0% and 112.5% are observed for LTPS-TFTs with $hbox{HfO}_{2}$ gate dielectric after $hbox{N}_{2}$ and $ hbox{NH}_{3}$ plasma surface treatments, respectively. In addition, the $hbox{N}_{2}$ and $ hbox{NH}_{3}$ plasma surface treatments can also reduce surface roughness scattering to enhance the field-effect mobility $mu_{rm FE}$ at high gate bias voltage $V_{G}$, resulting in 217.0% and 219.6% improvements in driving current, respectively. As a result, high-performance LTPS-TFT with low threshold voltage $V_{rm TH} sim hbox{0.33} hbox{V}$, excellent subthreshold swing S.S. $sim$0.156 V/decade, and high field-effect mobility $mu_{rm FE} sim hbox{62.02} hbox{cm}^{2}/hbox{V} cdot hbox{s}$ would be suitable for the application of system-on-panel.   相似文献   

5.
We report on performance improvement of $n$-type oxide–semiconductor thin-film transistors (TFTs) based on $hbox{TiO}_{x}$ active channels grown at 250 $^{circ}hbox{C}$ by plasma-enhanced atomic layer deposition. TFTs with as-grown $hbox{TiO}_{x}$ films exhibited the saturation mobility $(mu_{rm sat})$ as high as 3.2 $hbox{cm}^{2}/hbox{V}cdothbox{s}$ but suffered from the low on–off ratio $(I_{rm ON}/I_{rm OFF})$ of $hbox{2.0} times hbox{10}^{2}$. $hbox{N}_{2}hbox{O}$ plasma treatment was then attempted to improve $I_{rm ON}/I_{rm OFF}$. Upon treatment, the $hbox{TiO}_{x}$ TFTs exhibited $I_{rm ON}/I_{rm OFF}$ of $hbox{4.7} times hbox{10}^{5}$ and $mu_{rm sat}$ of 1.64 $hbox{cm}^{2}/hbox{V}cdothbox{s}$, showing a much improved performance balance and, thus, demonstrating their potentials for a wide variety of applications such as backplane technology in active-matrix displays and radio-frequency identification tags.   相似文献   

6.
The fluctuation of RF performance (particularly for $f_{T}$ : cutoff frequency) in the transistors fabricated by 90-nm CMOS technology has been investigated. The modeling for $f_{T}$ fluctuation is well fitted with the measurement data within approximately 1% error. Low-$V_{t}$ transistors (fabricated by lower doping concentration in the channel) show higher $f_{T}$ fluctuation than normal transistors. Such a higher $f_{T}$ fluctuation results from $C_{rm gg}$ (total gate capacitance) variation rather than $g_{m}$ variation. More detailed analysis shows that $C_{rm gs} + C_{rm gb}$ (charges in the channel and the bulk) are predominant factors over $C_{rm gd}$ (charges in LDD/halo region) to determine $C_{rm gg}$ fluctuation.   相似文献   

7.
For the first time, internal spacers have been introduced in multichannel CMOSFET (MCFET) structures, featuring a decrease of the intrinsic $CV/I$ delay by 39%. The process steps introduced for this new MCFET technological option are studied and optimized in order to achieve excellent $I_{rm ON}/I_{rm OFF}$ characteristics (NMOS: 2.33 $hbox{mA}/muhbox{m}$ at 27 $hbox{pA}/muhbox{m}$ and PMOS: 1.52 $hbox{mA}/muhbox{m}$ at 38 $hbox{pA}/muhbox{m}$). A gate capacitance $C_{rm gg}$ reduction of 32% is measured, thanks to $S$-parameter extraction. Moreover, a significant improvement of the analogical figure of merit is measured compared with optimized fully depleted silicon-on-insulator planar reference; the voltage gain $A_{rm VI}(= g_{m}/g_{rm ds})$ is improved by 92%.   相似文献   

8.
Electroluminescence intensity maps of all three subcells of space grade III–V multijunction cells were obtained with the help of dedicated imaging sensors at a range of different injection currents. Solely based on these data, making use of the homogeneity of one subcell, the local diode properties of an equivalent single junction cell were obtained and converted into spatial distributions of open circuit voltage $(V_{rm oc})$ and current at a fixed operating voltage $(I_{rm op})$. On a sample basis of more than 200 cells, $V_{rm oc}$ and $I_{rm op}$ characterizing the entire cell were determined with an accuracy of $pm$3 mV and $pm$5 mA, respectively.   相似文献   

9.
Double-reduced-surface-field (RESURF) MOSFETs with $hbox{N}_{2}hbox{O}$ -grown oxides have been fabricated on the 4H-SiC $(hbox{000} bar{hbox{1}})$ face. The double-RESURF structure is effective in reducing the drift resistance, as well as in increasing the breakdown voltage. In addition, by utilizing the 4H-SiC $(hbox{000}bar{hbox{1}})$ face, the channel mobility can be increased to over 30 $hbox{cm}^{2}/hbox{V}cdothbox{s}$, and hence, the channel resistance is decreased. As a result, the fabricated MOSFETs on 4H-SiC $( hbox{000}bar{hbox{1}})$ have demonstrated a high breakdown voltage $(V_{B})$ of 1580 V and a low on-resistance $(R_{rm ON})$ of 40 $hbox{m}Omega cdothbox{cm}^{2}$. The figure-of-merit $(V_{B}^{2}/R_{rm ON})$ of the fabricated device has reached 62 $hbox{MW/cm}^{2}$, which is the highest value among any lateral MOSFETs and is more than ten times higher than the “Si limit.”   相似文献   

10.
We provide the first report of the structural and electrical properties of $hbox{TiN/ZrO}_{2}$/Ti/Al metal–insulator–metal capacitor structures, where the $hbox{ZrO}_{2}$ thin film (7–8 nm) is deposited by ALD using the new zirconium precursor ZrD-04, also known as Bis(methylcyclopentadienyl) methoxymethyl. Measured capacitance–voltage ($C$$V$) and current–voltage ( $I$$V$) characteristics are reported for premetallization rapid thermal annealing (RTP) in $hbox{N}_{2}$ for 60 s at 400 $^{circ}hbox{C}$, 500 $^{circ}hbox{C}$, or 600 $^{ circ}hbox{C}$. For the RTP at 400 $^{circ}hbox{C}$ , we find very low leakage current densities on the order of nanoamperes per square centimeter at a gate voltage of 1 V and low capacitance equivalent thickness values of $sim$ 0.9 nm at a gate voltage of 0 V. The dielectric constant of $ hbox{ZrO}_{2}$ is 31 $pm$ 2 after RTP treatment at 400 $^{circ}hbox{C}$.   相似文献   

11.
A technique for extracting the acceptorlike density of states (DOS) of $n$ -channel amorphous GaInZnO (a-GIZO) thin-film transistors based on the combination of subbandgap optical charge pumping and $C$$V$ characteristics is proposed. While the energy level is scanned by the photon energy and the gate voltage sweep, its density is extracted from the optical response of $C$$V$ characteristics. The extracted DOS shows the superposition of the exponential tail states and the Gaussian deep states ($N_{rm TA} = hbox{2} times hbox{10}^{18} hbox{eV}^{-1} cdot hbox{cm}^{-3}$, $N_{rm DA} = hbox{4} times hbox{10}^{15} hbox{eV}^{-1} cdot hbox{cm}^{-3}$, $kT_{rm TA} = hbox{0.085} hbox{eV}$, $kT_{rm DA} = hbox{0.5} hbox{eV}$ , $E_{O} = hbox{1} hbox{eV}$). The TCAD simulation results incorporated by the extracted DOS show good agreements with the measured transfer and output characteristics of a-GIZO thin-film transistors with a single set of process-controlled parameters.   相似文献   

12.
LLC resonant converter has been used widely as dc–dc converter for achieving constant dc voltage. In this paper, an LLC resonant converter, by adding an inductance to its conventional topology and considering the rectifying stage stray inductances, is proposed for an adjustable wide range regulated current source (20–200 ${rm A}_{rm dc}$) for using as ion implanter's filament power supply. The additional inductor increases output current adjustment range and efficiency, especially at light loads. Transformer's leakage inductances and rectifying stage stray inductances have been considered. Because of these inductances, the rectifier stage always works in continuous conduction mode, and its conduction angle is forced to be larger than $pi$, and peak current of the rectifier stage and the output capacitor have been reduced effectively. Switching losses and electromagnetic interference noises have been reduced as well due to zero-voltage switching at the primary and secondary sides of the converter, and zero-current switching at its secondary side. Soft switching is achieved for all power devices under all operating conditions. A developed prototype of the converter has been tested under different load (2.5–12.5 m$Omega$) and input voltage conditions (320–370 $V_{rm dc}$) with maximum efficiency of 87%. Experimental results confirm high performance of the designed adjustable and regulated current source even under the worst-case conditions.   相似文献   

13.
This letter makes a comparison between Q-band 0.15 $mu{rm m}$ pseudomorphic high electron mobility transistor (pHEMT) and metamorphic high electron mobility transistor (mHEMT) stacked-LO subharmonic upconversion mixers in terms of gain, isolation and linearity. In general, a 0.15 $mu{rm m}$ mHEMT device has a higher transconductance and cutoff frequency than a 0.15 $mu{rm m}$ pHEMT does. Thus, the conversion gain of the mHEMT is higher than that of the pHEMT in the active Gilbert mixer design. The Q-band stacked-LO subharmonic upconversion mixers using the pHEMT and mHEMT technologies have conversion gain of $-$7.1 dB and $-$0.2 dB, respectively. The pHEMT upconversion mixer has an ${rm OIP}_{3}$ of $-$12 dBm and an ${rm OP}_{1 {rm dB}}$ of $-$24 dBm, while the mHEMT one shows a 4 dB improvement on linearity for the difference between the ${rm OIP}_{3}$ and ${rm OP}_{1 {rm dB}}$. Both the chip sizes are the same at 1.3 mm $times$ 0.9 mm.   相似文献   

14.
Performance degradation of n-MOSFETs with plasma-induced recess structure was investigated. The depth of Si recess $(d_{R})$ was estimated from the experiments by using Ar gas plasmas. We propose an analytical model by assuming that the damage layer was formed during an offset spacer etch. A linear relationship between threshold voltage shift $(Delta V_{rm th})$ and $d_{R}$ was found. Device simulations were also performed for n-MOSFETs with various $(d_{R})$. Both $vertDelta V_{rm th}vert$ and off-state leakage current increased with an increase in $d_{R}$ . The increase in $vertDelta V_{rm th}vert$ becomes larger for smaller gate length. The results from device simulations are consistent with the analytical model. These findings imply that the Si recess structure induced by plasma damage enhances $V_{rm th}$-variability in future devices.   相似文献   

15.
In this letter, a polycrystalline-silicon thin-film transistor (poly-Si TFT) with a high- $k$ $hbox{PrTiO}_{3}$ gate dielectric is proposed for the first time. Compared to TFTs with a $hbox{Pr}_{2}hbox{O}_{3}$ gate dielectric, the electrical characteristics of poly-Si TFTs with a $hbox{PrTiO}_{3}$ gate dielectric can be significantly improved, such as lower threshold voltage, smaller subthreshold swing, higher $I_{rm on}/I_{rm off}$ current ratio, and larger field-effect mobility, even without any hydrogenation treatment. These improvements can be attributed to the high gate capacitance density and low grain-boundary trap state. All of these results suggest that the poly-Si TFT with a high- $k$ $hbox{PrTiO}_{3}$ gate dielectric is a good candidate for high-speed and low-power display driving circuit applications in flat-panel displays.   相似文献   

16.
The effect of temperature on the small-signal radio-frequency (RF) performance of submicron AlGaN/GaN high-electron-mobility transistors on SiC has been studied from room temperature (RT) up to 600 K. A relation between ambient and channel temperatures has been established by means of finite-element simulations. The thermal behavior of the intrinsic parameters $C_{rm gs}$, $C_{rm gd}$, $g_{m, {rm int}}$, and $g_{rm ds}$ has been extracted accurately from RF measurements by means of the small-signal equivalent circuit. Main dc parameters $(I_{D}, g_{m, {rm ext}})$ show reductions close to 50% between RT and 600 K, mainly due to the decrease in the electron mobility and drift velocity. In the same range, $f_{T}$ and $f_{max}$ suffer a 60% decrease due to the reduction in $g_{m, {rm ext}}$ and a slight increase of $C_{rm gs}$ and $C_{rm gd}$. An anomalous thermal evolution of $C_{rm gd}$ at low $I_{D}$ has been identified, which is indicative of the presence of traps.   相似文献   

17.
The positive bias temperature instability (PBTI) characteristics of contact-etch-stop-layer (CESL)-strained $hbox{HfO}_{2}$ nMOSFET are thoroughly investigated. For the first time, the effects of CESL on an $hbox{HfO}_{2}$ dielectric are investigated for PBTI characteristics. A roughly 50% reduction of $V_{rm TH}$ shift can be achieved for the 300-nm CESL $hbox{HfO}_{2}$ nMOSFET after 1000-s PBTI stressing without obvious $ hbox{HfO}_{2}/hbox{Si}$ interface degradation, as demonstrated by the negligible charge pumping current increase ($≪$ 4%). In addition, the $hbox{HfO}_{2}$ film of CESL devices has a deeper trapping level (0.83 eV), indicating that most of the shallow traps (0.75 eV) in as-deposited $ hbox{HfO}_{2}$ film can be eliminated for CESL devices.   相似文献   

18.
The performance of conventional common-collector Colpitts oscillators is limited at higher frequencies due to the parasitic base–collector capacitance ${C}_{rm bc}$ and the base–emitter capacitance ${C}_{rm be}$. Due to the Miller effect, the parasitic capacitance ${ C}_{rm bc}$ significantly reduces the negative resistance. A large collector inductor further reduces the negative resistance.   相似文献   

19.
A 0.55 V supply voltage fourth-order low-pass continuous-time filter is presented. The low-voltage operating point is achieved by an improved bias circuit that uses different opamp input and output common-mode voltages. The fourth-order filter architecture is composed by two Active- ${rm G}_{rm m}{-}{rm RC}$ biquadratic cells, which use a single opamp per-cell with a unity-gain-bandwidth comparable to the filter cut-off frequency. The $-$ 3 dB filter frequency is 12 MHz and this is higher than any other low-voltage continuous-time filter cut-off frequency. The $-$3 dB frequency can be adjusted by means of a digitally-controlled capacitance array. In a standard 0.13 $mu{rm m}$ CMOS technology with ${V}_{THN}approx 0.25 {rm V}$ and ${V}_{THP}approx 0.3 {rm V}$, the filter operates with a supply voltage as low as 0.55 V. The filter $({rm total} {rm area}=0.47 {rm mm}^{2})$ consumes 3.4 mW. A 8 dBm-in-band IIP3 and a 13.3 dBm-out-of-band IIP3 demonstrate the validity of the proposal.   相似文献   

20.
The extraction of the effective mobility on $hbox{In}_{0.53} hbox{Ga}_{0.47}hbox{As}$ metal–oxide–semiconductor field-effect transistors (MOSFETs) is studied and shown to be greater than 3600 $hbox{cm}^{2}/hbox{V} cdot hbox{s}$. The removal of $C_{rm it}$ response in the split $C$$V$ measurement of these devices is crucial to the accurate analysis of these devices. Low-temperature split $C$$V$ can be used to freeze out the $D_{rm it}$ response to the ac signal but maintain its effect on the free carrier density through the substrate potential. Simulations that match this low-temperature data can then be “warmed up” to room temperature and an accurate measure of $Q_{rm inv}$ is achieved. These results confirm the fundamental performance advantages of $hbox{In}_{0.53}hbox{Ga}_{0.47}hbox{As}$ MOSFETs.   相似文献   

设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号