首页 | 本学科首页   官方微博 | 高级检索  
相似文献
 共查询到20条相似文献,搜索用时 62 毫秒
1.
In this work a novel and efficient approach is proposed to optimize the linearity and efficiency of power amplifiers used in mobile WiMAX applications. A linear and high performance push amplifier is designed and implemented in 0.18 μm CMOS technology to enhance the linearity of a class-E switched-mode power amplifier. The proposed push amplifier consists of two sections; analog and switching sections. The analog section provides required linearity and the switching section guarantees satisfying total efficiency level. Each block is designed and optimized to meet required specifications. The core power amplifier which is a class-E switched-mode power amplifier is also designed to have maximum possible efficiency. The implemented circuit is simulated using HSPICERF and TSMC models for active and passive elements. The proposed power amplifier provides a maximum output power of 25 dBm and a power added efficiency (PAE) as high as 48% at 2.5 GHz operation frequency and supply voltage of 1.8 V. At 1 dB compression point this PA exhibits 23 dBm of output power with 42% PAE and 4.5% EVM which was appropriate for 64QAM OFDM signals.  相似文献   

2.
Si-based field-plate 0.13 μm gate length metal-oxide-semiconductor field effect transistor (Si MOSFET) with field-plate (FP) lengths of 0.1 μm, 0.2 μm, and 0.3 μm have been fabricated and investigated. The field-plate metals were connected to gate electrode in this study to improve device gate resistance (Rg) resulting in the better microwave performance. By increasing the length of field-plate metal extension (LFPE), the off-state drain-to-source surface leakage current can be suppressed. Besides, low surface traps in FP NMOS also leads to a higher drain-to-source current (Ids) especially at high current regime compared to standard device. The power added efficiency (PAE) was 56.3% for LFPE of 0.3 μm device, and these values where 54.7% and 53.8% for LFPE of 0.2 μm and 0.1 μm devices, respectively. Wider field-plate metal extension exhibits highly potential for low noise amplifier and high efficiency power amplifier applications.  相似文献   

3.
A Ku-band power amplifier is successfully developed with a single chip 4.8 mm AlGaN/GaN high electron mobility transistors (HEMTs). The AlGaN/GaN HEMTs device, achieved by E-beam lithography г-gate process, exhibited a gate-drain reverse breakdown voltage of larger than 100 V, a cutoff frequency of fT=30 GHz and a maximum available gain of 13 dB at 14 GHz. The pulsed condition (100 μs pulse period and 10% duty cycle) was used to test the power characteristic of the power amplifier. At the frequency of 13.9 GHz, the developed GaN HEMTs power amplifier delivers a 43.8 dBm (24 W) saturated output power with 9.1 dB linear gain and 34.6% maximum power-added efficiency (PAE) with a drain voltage of 30 V. To our best knowledge, it is the state-of-the-art result ever reported for internal-matched 4.8 mm single chip GaN HEMTs power amplifier at Ku-band.  相似文献   

4.
《Microelectronics Journal》2014,45(11):1463-1469
A low-power low-noise amplifier (LNA) utilized a resistive inverter configuration feedback amplifier to achieve the broadband input matching purposes. To achieve low power consumption and high gain, the proposed LNA utilizes a current-reused technique and a splitting-load inductive peaking technique of a resistive-feedback inverter for input matching. Two wideband LNAs are implemented by TSMC 0.18 μm CMOS technology. The first LNA operates at 2–6 GHz. The minimum noise figure is 3.6 dB. The amplifier provides a maximum gain (S21) of 18.5 dB while drawing 10.3 mW from a 1.5-V supply. This chip area is 1.028×0.921 mm2. The second LNA operates at 3.1–10.6 GHz. By using self-forward body bias, it can reduce supply voltage as well as save bias current. The minimum noise figure is 4.8 dB. The amplifier provides a maximum gain (S21) of 17.8 dB while drawing 9.67 mW from a 1.2-V supply. This chip area is 1.274×0.771 mm2.  相似文献   

5.
In this paper, we present a 90-nm high gain (24 dB) linearized CMOS amplifier suitable for applications requiring high degree of port isolation in the Ku-band (13.2–15.4 GHz). The two-stage design is composed of a low-noise common-gate stage and a gain-boosting cascode block with an integrated output buffer for measurement. Optimization of input stage and load-port buffer parameters improves the front-end's linear coverage, port return-loss, and overall gain without burdening its power demand and noise contribution. With low gate bias voltages (0.65–1.2 V) and an active current source, <?10 dB port reflection loss and 3.25–3.41 dB NF are achieved over the bandwidth. The input reflection loss of the overall amplifier lies between ?35 and ?10 dB and the circuit demonstrates a peak forward gain of 24 dB at 14.2 GHz. The output buffer improves the amplifier's forward gain by ~9 dB and pushes down the minimum output return loss to ?22.5 dB while raising the front-end NF by only 0.05 dB. The effect of layout parasites is considered in detail in the 90-nm process models for accurate RF analysis. Monte Carlo simulation predicts 9% and 8% variation in gain and noise figures resulting from a 10% mismatch in process. The Ku-band amplifier including the buffer block consumes 7.69 mA from a 1.2-V supply. The proposed circuit techniques achieve superior small signal gain, GHz-per-milliwatt, and range of linearity when compared with simulated results of reported microwave amplifiers.  相似文献   

6.
A novel low power read circuit without reference in 1 k-bits electrically erasable and programmable (EEPROM) for UHF RFID is designed and implemented in SMIC 0.18 μm EEPROM process. The read power consumption is optimized using a pre-charge sense amplifier. To improve the performance of the read circuit, a self-detect circuit, a read control logic and a feedback scheme are adopted, combined with a special time sequence. For a power supply voltage of 1 V, an average power consumption of 1.6 μA for the read operation of the EEPROM can be achieved when the read clock frequency is 640 kHz. What is more, with a 110 °C temperature change, the read power consumption variation is as low as 12%. The die size of the EEPROM is 0.15 mm2, where the read circuit occupies 0.0125 mm2.  相似文献   

7.
《Microelectronics Journal》2015,46(2):198-206
In this paper, a highly linear CMOS low noise amplifier (LNA) for ultra-wideband applications is presented. The proposed LNA improves both input second- and third-order intercept points (IIP2 and IIP3) by canceling the common-mode part of all intermodulation components from the output current. The proposed LNA structure creates equal common-mode currents with the opposite sign by cascading two differential pairs with a cross-connected output. These currents eliminate each other at the output and improve the linearity. Also, the proposed LNA improves the noise performance by canceling the thermal noise of the input and auxiliary transistors at the output. Detailed analysis is provided to show the effectiveness of the proposed LNA structure. Post-layout circuit level simulation results using a 90 nm RF CMOS process with Spectre-RF reveal 9.5 dB power gain, -3 dB bandwidth (BW−3dB) of 8 GHz from 2.4 GHz to 10.4 GHz, and mean IIP3 and IIP2 of +13.1 dBm and +42.8 dBm, respectively. The simulated S11 is less than −11 dB in whole frequency range while the LNA consumes 14.8 mW from a single 1.2 V power supply.  相似文献   

8.
This article presents the design and implementation of a class-F power amplifier (PA) with a low voltage pHEMT, using a novel Front Coupled Tapered Compact Microstrip Resonant Cell (FCTCMRC) for obtaining a high-efficiency performance. The FCTCMRC is used as a harmonic control circuit, which is short and open circuit for the second and third harmonics, respectively. The required dc-supply voltage is low due to application of a low-voltage pHEMT in the circuit implementation. Therefore, the class-F power amplifier is designed with a high power added efficiency (PAE) and compact circuit size. To verify the method, the designed class-F PA is fabricated using a pHEMT at 1.1 GHz. The proposed class-F power amplifier using the FCTCMRC has obtained 86%PAE under 10 dBm input power, which achieves 16% improvement, also, the circuit size including the harmonic control circuit and output matching is decreased about 25%, all in comparison with the designed PA using the conventional CMRC. The measurement results of the fabricated power amplifier are in good agreement with the simulation results, which verifies the proposed design methodology.  相似文献   

9.
A 1 V, 69–73 GHz CMOS power amplifier based on improved Wilkinson power combiner is presented. Compared with the traditional one, the proposed Wilkinson power combiner could lower down the insertion loss and reduce the die area by eliminating the quarter-wavelength transmission lines while preserving the characteristics of Wilkinson power combining and good port isolation. The presented power amplifier has been implemented in 65 nm CMOS process and achieves a measured saturated output power of 10.61 dBm and a peak power added efficiency of 8.13% at 73 GHz with only 1 V power supply. The die area including pads is 1.23×0.45 mm2, while the power combiner only occupies 200×80 μm2.  相似文献   

10.
A low power cascode SiGe BiCMOS low noise amplifier (LNA) with current reuse and zero-pole cancellation is presented for ultra-wideband (UWB) application. The LNA is composed of cascode input stage and common emitter (CE) output stage with dual loop feedbacks. The novel cascode-CE current reuse topology replaces the traditional two stages topology so as to obtain low power consumption. The emitter degenerative inductor in input stage is adopted to achieve good input impedance matching and noise performance. The two poles are introduced by the emitter inductor, which will degrade the gain performance, are cancelled by the dual loop feedbacks of the resistance-inductor (RL) shunt–shunt feedback and resistance-capacitor (RC) series–series feedback in the output stage. Meanwhile, output impedance matching is also achieved. Based on TSMC 0.35 μm SiGe BiCMOS process, the topology and chip layout of the proposed LNA are designed and post-simulated. The LNA achieves the noise figure of 2.3–4.1 dB, gain of 18.9–20.2 dB, gain flatness of ±0.65 dB, input third order intercept point (IIP3) of ?7 dBm at 6 GHz, exhibits less than 16 ps of group delay variation, good input and output impedances matching, and unconditionally stable over the whole band. The power consumption is only 18 mW.  相似文献   

11.
An improved design of 860–960 MHz fully integrated CMOS power amplifier (PA) for UHF RFID transmitter is presented in this paper. It utilizes three stage differential structure, including common-source structure applying RC feedback circuit to improve linearity, cascade structure adopting self-biased cascode technique and self-forward-body-bias (SFBB) technique to overcome shortcomings of low breakdown voltage and to reduce supply voltage respectively in order to obtain high output power, high efficiency and low supply voltage. By integrating these techniques organically, simulation results demonstrate that the circuit provides 21 dBm output power and 35% power-added efficiency (PAE) with 3 V supply. A comparison with other PAs operating in similar frequencies shows the proposed LNA has advantages of higher output power, higher PAE, higher linearity and lower supply voltage.  相似文献   

12.
New organic dyes containing fluorene appended dithienopyrrole as electron rich linker, different arylamine/heterocyclic units as conjugating donors and cyanoacrylic acid as acceptor have been synthesized and characterized as sensitizers for dye-sensitized solar cells. The effect of different conjugated donors such as triarylamine, carbazole and phenothiazine on the photophysical, electrochemical and photovoltaic properties is investigated. The optical and electrochemical properties of the dyes are strongly influenced by conjugating donors. The dye containing phenothiazine donor exhibited longer wavelength absorption and low oxidation potential. The time dependent density functional calculations performed on the dye models reveal charge transfer character for the longer wavelength absorption. The dye-sensitized solar cells fabricated using a dye containing fluorenyldiphenylamine donor displayed highest power conversion efficiency (6.81%) in the series originating from the high short circuit current density (JSC = 14.01 mA cm−2) and high open circuit voltage (VOC = 738 mV).  相似文献   

13.
In this paper, a new ultra low-power universal OTA-C filter which can properly operate in all modes of operation (voltage, current, trans-resistance and trans-conductance) is presented. However, in order to reduce the power consumption effectively, the proposed circuit uses subthreshold transistors which are biased at Ia = 50 nA, Ib = 150 nA. Furthermore, using the bulk-drive technique leads to a reduced power consumption as well as the supply voltage of ±0.3 V. Moreover, the grounded capacitors are used to effectively reduce the parasitic effects. However, the result of sensitivity analysis shows that the proposed circuit has a very low sensitivity to the values of active and passive circuit elements such as: trans-conductance (gm) and capacitance (C) values. Furthermore, the proposed circuit uses the minimum number of active elements to effectively reduce the power consumption as well as the chip area. Finally, the proposed filter is designed and simulated in HSPICE using 0.18µm CMOS technology parameters, while HSPICE simulation results have very close agreement with theoretical results obtained from MATLAB, which justifies the design accuracy and low-power performance of the proposed universal filter.  相似文献   

14.
New conjugated copolymers (P1?P3) containing dipolar side chains connected to the main chain via triphenylamine donors have been synthesized and characterized. The side chains of these polymers have an electron deficient benzothiadiazole moiety in the spacer, but with different acceptors at the end. By changing the acceptor moieties of the side chain, the absorption spectra and HOMO/LUMO gaps of the polymers can be fine-tuned, ranging from 1.86 to 1.59 eV. Solution processed bulk heterojunction (BHJ) solar cells using these polymers as the donor and [6,6]-phenyl-C61-butyric acid methyl ester (PCBM) as the acceptor were fabricated and measured under 100 mW cm?2 of AM 1.5 illumination. The cell based on the blend of P1/PCBM (1:1, w/w) exhibited the highest power conversion efficiency of 1.78%, with open circuit voltage (Voc) = 0.79 V, short circuit current (Jsc) = 6.63 mA cm?2 and fill factor (FF) = 0.34, respectively.  相似文献   

15.
《Microelectronics Journal》2015,46(9):860-868
A 60frames/s CMOS image sensor with column-parallel inverter-based sigma–delta (ΣΔ) ADCs is proposed in this paper. In order to improve the robustness of the inverter, instead of constant power supply, two buffers are designed to provide power supply for inverters. Instead of using of an operational amplifier, an inverter-based switch-capacitor (SC) circuit is adopted to low-voltage low-power ΣΔ modulator. Detailed analysis and design optimization are provided. Due to the use of the inverter-based ΣΔ ADCs, the conversion speed is improved while reducing the area and power consumption. The proposed CMOS image sensor has been fabricated with 0.18 μm CMOS process. The measurement results show that the random noise (RN) is 7erms, the pixel conversion gain is 100 μV/e. Since the measured full well capacity of the pixel is 25000e, the CMOS image sensor achieves a 71 dB dynamic range (DR). The total power consumption at 60frame/s is 58.2 mW.  相似文献   

16.
In the present study, we report a cost-effective quantum dot solar cells based on a combination of electrospinning and successive-ionic-layer-adsorption and reaction (SILAR) methods. CdSe nanocrystals are deposited on electrospun SnO2 nanofibers by SILAR method using CdCl2 as the cadmium source and Na2Se as selenium source. The as-prepared materials are characterized by spectroscopy and microscopy. CdSe deposited SnO2 electrodes are also characterized by spectroscopy and microscopy. Cells are fabricated with platinum (Pt)-sputtered FTO glasses used as the counter electrodes and polysulfide solution used as the electrolyte. The efficiency of the cells is studied for different number of SILAR cycles. Current density–voltage (JV) measurements on a cell having CdSe deposition of 7 SILAR cycles and SnO2 coating area 0.25 cm2 showed an overall power conversion efficiency of 0.29 % with a photocurrent density (JSC) of 5.32 mA cm−2 and open circuit voltage (VOC) of 0.23 V under standard 1 Sun illumination of 100 mWcm−2 (AM 1.5 G conditions). This is improved by carefully coating SnO2 film without losing the structures. Also ZnS passivation layer is coated to obtain an improved efficiency of 0.48% with JSC of 4.68 mAcm−2, and VOC of 0.43 V.  相似文献   

17.
In this paper, a novel background calibration is presented. The proposed scheme continuously measures and digitally compensates conversion errors caused by residue amplifier nonlinearity. This scheme can be used to relax analog circuit requirements for high-precision residue amplifier, accordingly decreasing the power consumption and/or increasing sampling rates in pipelined ADCs. The proposed scheme employs a fifth-order polynomial to eliminate conversion errors. One unique feature of the proposed scheme is that a single pseudorandom sequence, pn, is exploited. The simulation results show that, using the proposed calibration technique, the signal-to-noise-and-distortion-ratio (SNDR) is improved from 40 to 66 dB and the spurious-free-dynamic-range (SFDR) is increased from 48 to 80 dB.  相似文献   

18.
A heterojunction device of Au/Fe-TPP/n-Si/Al was assembled by thermally evaporated deposition. The dark current density–voltage characteristics of device were investigated. Results showed a rectification behavior. Measurements of thermo electric power confirm that Fe-TPP thin film behaves as p-type semiconductors. Electronic parameters such as barrier height, diode ideality factor, series resistance, shunt resistance were found to be 0.83 eV, 1.5, 7 × 105 Ω and 2 × 1010 Ω, respectively. The Au/Fe-TPP/n-Si/Al device indicates a photovoltaic behavior with an open circuit voltage Voc of 0.52 V, short circuit current Isc of 2.22 × 10?6 A, fill factor FF of 0.49 and conversion efficiency 1.13% under white light illumination power 50 W/m2.  相似文献   

19.
This paper presents a comparative study among different biasing circuits of inductorless low-area Low Noise Amplifier (LNAs) with feedback. This study intends to determine the most suitable biasing circuit to achieve the best LNA performance for wideband applications. The main performance metrics are analyzed and a comparison is carried out based on electrical simulations. To this purpose, two different CMOS technology processes are considered: 130 nm and 90 nm. In both cases, the supply voltage is 1.2 V. The best LNA designed in 130 nm achieves a bandwidth of 2.94 GHz with a flat voltage gain (Av) of 16.5 dB and a power consumption of 3.2 mW. The same LNA topology designed in 90 nm technology has a bandwidth of 11.2 GHz, featuring a voltage gain of 16.6 dB and consuming 1.9 mW. Both LNAs are input-impedance matched and have a noise figure below 2.4 dB measured at 2.4 GHz. As a case study, the layout of the best-performance LNA circuit has been implemented in a 130 nm technology, achieving an area of 0.012 mm2, which is near the size of a pad or an inductor. It is demonstrated that the bandwidth of this circuit can be notably increased by simply adding a small inductance in the feedback path.1  相似文献   

20.
Wide band gap and highly conducting n-type nano-crystalline silicon film can have multiple roles in thin film solar cell. We prepared phosphorus doped micro-crystalline silicon oxide films (n-μc-SiO:H) of varying crystalline volume fraction (Xc) and applied some of the selected films in device fabrication, so that it plays the roles of n-layer and back reflector in p-i-n type solar cells. It is generally understood that a higher hydrogen dilution is needed to prepare micro-crystalline silicon, but in case of the n-μc-SiO:H an optimized hydrogen dilution was found suitable for higher Xc. Observed Xc of these films mostly decreased with increased plasma power (for pressure<2.0 Torr), increased gas pressure, flow rate of oxygen source gas and flow rates of PH3>0.08 sccm. In order to determine deposition conditions for optimized opto-electronic and structural characteristics of the n-μc-SiO:H film, the gas flow rates, plasma power, deposition pressure and substrate temperature were varied. In these films, the Xc, dark conductivity (σd) and activation energy (Ea) remained within the range of 0–50%, 3.5×10−10 S/cm to 9.1 S/cm and 0.71 eV to 0.02 eV, respectively. Low power (30 W) and optimized flow rates of H2 (500 sccm), CO2 (5 sccm), PH3 (0.08 sccm) showed the best properties of the n-μc-SiO:H layers and an improved performance of a solar cell. The photovoltaic parameters of one of the cells were as follows, open circuit voltage (Voc), short circuit current density (Jsc), fill-factor (FF), and photovoltaic conversion efficiency (η) were 950 mV, 15 mA/cm2, 64.5% and 9.2% respectively.  相似文献   

设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号