首页 | 本学科首页   官方微博 | 高级检索  
相似文献
 共查询到20条相似文献,搜索用时 15 毫秒
1.
We present the design and development of a novel integrated multiband phase shifter that has an embedded distributed amplifier for loss compensation in 0.18-/spl mu/m RF CMOS technology. The phase shifter achieves a measured 180/spl deg/ phase tuning range in a 2.4-GHz band and a measured 360/spl deg/ phase tuning range in both 3.5- and 5.8-GHz bands. The gain in the 2.4-GHz band varies from 0.14 to 6.6 dB during phase tuning. The insertion loss varies from -3.7 dB to 5.4-dB gain and -4.5 dB to 2.1-dB gain in the 3.5- and 5.8-GHz bands, respectively. The gain variation can be calibrated by adaptively tuning the bias condition of the embedded amplifier to yield a flat gain during phase tuning. The return loss is less than -10 dB at all conditions. The chip size is 1200 /spl mu/m/spl times/2300 /spl mu/m including pads.  相似文献   

2.
A quadrature VCO with /spl plusmn/50% continuous 0.83-2.5-GHz tuning range is presented. It is based on a core LC-QVCO with /spl plusmn/20% tuning range, a single sideband mixer (SSBM), two frequency dividers and a multiplexer. The circuit has been implemented in a 0.13-/spl mu/m 1.2-V CMOS technology. The additional area with respect to the core LC-QVCO is 100 /spl mu/m/spl times/100 /spl mu/m. Quadrature error is less than 2/spl deg/; the phase noise is less than -120 dBc/Hz @ 1 MHz over the whole tuning range and is mainly due to the LC-QVCO. Spurs are more than 34 dB below the fundamental in the worst case.  相似文献   

3.
A 900-MHz single-pole double-throw (SPDT) switch with an insertion loss of 0.5 dB and a 2.4-GHz SPDT switch with an insertion loss of 0.8 dB were implemented using 3.3-V 0.35-/spl mu/m NMOS transistors in a 0.18-/spl mu/m bulk CMOS process utilizing 20-/spl Omega//spl middot/cm p/sup -/ substrates. Impedance transformation was used to reduce the source and load impedances seen by the switch to increase the power handling capability. SPDT switches with 30-/spl Omega/ impedance transformation networks exhibit 0.97-dB insertion loss and 24.3-dBm output P/sub 1dB/ when tuned for 900-MHz operation, and 1.10-dB insertion loss and 20.6-dBm output P/sub 1dB/ when tuned for 2.4-GHz operation. The 2.4-GHz switch is the first bulk CMOS switch which can be used for 802.11b wireless local area network applications.  相似文献   

4.
The design of a low-voltage 40-GHz complementary voltage-controlled oscillator (VCO) with 15% frequency tuning range fabricated in 0.13-/spl mu/m partially depleted silicon-on-insulator (SOI) CMOS technology is reported. Technological advantages of SOI over bulk CMOS are demonstrated, and the accumulation MOS (AMOS) varactor limitations on frequency tuning range are addressed. At 1.5-V supply, the VCO core and each output buffer consumes 11.25 mW and 3 mW of power, respectively. The measured phase noise at 40-GHz is -109.73 dBc/Hz at 4-MHz offset from the carrier, and the output power is -8 dBm. VCO performance using high resistivity substrate (/spl sim/300-/spl Omega//spl middot/cm) has the same frequency tuning range but 2 dB better phase noise compared with using low resistivity substrate (10 /spl Omega//spl middot/cm). The VCO occupies a chip area of only 100 /spl mu/m by 100 /spl mu/m (excluding pads).  相似文献   

5.
Continuously variable ferroelectric (BST on sapphire) phase shifters based on all-pass networks are presented. An all-pass network phase shifter consists of only lumped LC elements, and thus the total size of the phase shifter is kept to less than 2.2 mm /spl times/ 2.6 mm at 2.4 GHz. The tunability (C/sub max//C/sub min/) of a BST interdigital capacitor is over 2.9 with a bias voltage of 140 V. The phase shifter provides more than 121/spl deg/ phase shift with the maximum insertion loss of 1.8 dB and the worst case return loss of 12.5 dB from 2.4 GHz to 2.5 GHz. By cascading two identical phase shifters, more than 255/spl deg/ phase shift is obtained with the maximum insertion loss of 3.75 dB. The loss figure-of-merit of both the single- and double-section phase shifters is over 65/spl deg//dB from 2.4 GHz to 2.5 GHz.  相似文献   

6.
The design and performance of two new miniature 360/spl deg/ continuous-phase-control monolithic microwave integrated circuits (MMICs) using the vector sum method are presented. Both are implemented using commercial 0.18-/spl mu/m CMOS process. The first phase shifter demonstrates all continuous phase and an insertion loss of 8 dB with a 37-dB dynamic range from 15 to 20 GHz. The chip size is 0.95 mm /spl times/ 0.76 mm. The second phase shifter can achieve all continuous phase and an insertion loss of 16.2 dB with a 38.8-dB dynamic range at the same frequency range. The chip size is 0.71 mm /spl times/ 0.82 mm. To the best of the authors' knowledge, these circuits are the first demonstration of microwave CMOS phase shifters using the vector sum method with the smallest chip size for all MMIC phase shifters with 360/spl deg/ phase-control range above 5 GHz reported to date.  相似文献   

7.
Distributed MEMS analog phase shifter with enhanced tuning   总被引:1,自引:0,他引:1  
The design, fabrication, and measurement of a tunable microwave phase shifter is described. The phase shifter combines two techniques: a distributed capacitance transmission line phase shifter, and a large tuning range radio frequency (RF) microelectromechanical system (MEMS) capacitor. The resulting device is a large bandwidth, continuously tunable, low-loss phase shifter, with state-of-the-art performance. Measurements indicate analog tuning of 170/spl deg/ phase shift per dB loss is possible at 40 GHz, with a 538/spl deg/ phase shift per centimeter. The structure is realized with high-Q MEMS varactors, capable of tuning C/sub max//C/sub min/= 3.4. To our knowledge, this presents the lowest loss analog millimeter wave phase shifter performance to date.  相似文献   

8.
A low insertion-loss single-pole double-throw switch in a standard 0.18-/spl mu/m complementary metal-oxide semiconductor (CMOS) process was developed for 2.4- and 5.8-GHz wireless local area network applications. In order to increase the P/sub 1dB/, the body-floating circuit topology is implemented. A nonlinear CMOS model to predict the switch power performance is also developed. The series-shunt switch achieves a measured P/sub 1dB/ of 21.3 dBm, an insertion loss of 0.7 dB, and an isolation of 35 dB at 2.4 GHz, while at 5.8 GHz, the switch attains a measured P/sub 1dB/ of 20 dBm, an insertion loss of 1.1 dB, and an isolation of 27 dB. The effective chip size is only 0.03 mm/sup 2/. The measured data agree with the simulation results well, including the power-handling capability. To our knowledge, this study presents low insertion loss, high isolation, and good power performance with the smallest chip size among the previously reported 2.4- and 5.8-GHz CMOS switches.  相似文献   

9.
Design of wide-band CMOS VCO for multiband wireless LAN applications   总被引:4,自引:0,他引:4  
In this paper, a general design methodology of low-voltage wide-band voltage-controlled oscillator (VCO) suitable for wireless LAN (WLAN) application is described. The applications of high-quality passives for the resonator are introduced: 1) a single-loop horseshoe inductor with Q > 20 between 2 and 5 GHz for good phase noise performance; and 2) accumulation MOS (AMOS) varactors with C/sub max//C/sub min/ ratio of 6 to provide wide-band tuning capability at low-voltage supply. The adverse effect of AMOS varactors due to high sensitivity is examined. Amendment using bandswitching topology is suggested, and a phase noise improvement of 7 dB is measured to prove the concept. The measured VCO operates on a 1-V supply with a wide tuning range of 58.7% between 3.0 and 5.6 GHz when tuned between /spl plusmn/0.7 V. The phase noise is -120 dBc/Hz at 3.0 GHz, and -114.5 dBc/Hz at 5.6 GHz, with the nominal power dissipation between 2 and 3 mW across the whole tuning range. The best phase noise at 1-MHz offset is -124 dBc/Hz at the frequency of 3 GHz, a supply voltage of 1.4 V, and power dissipation of 8.4 mW. When the supply is reduced to 0.83 V, the VCO dissipates less than 1 mW at 5.6 GHz. Using this design methodology, the feasibility of generating two local oscillator frequencies (2.4-GHz ISM and 5-GHz U-NII) for WLAN transceiver using a single VCO with only one monolithic inductor is demonstrated. The VCO is fabricated in a 0.13-/spl mu/m partially depleted silicon-on-insulator CMOS process.  相似文献   

10.
This letter presents a 5.7 GHz 0.18 /spl mu/m CMOS gain-controlled differential LNA for an IEEE 802.11a WLAN application. The differential LNA, fabricated with the 0.18 /spl mu/m 1P6M standard CMOS process, uses a current-reuse technology to increase linear gain and save power consumption. The circuit measurement is performed using an FR-4 PCB test fixture. The LNA exhibits a noise figure of 3.7 dB, linear gain of 12.5 dB, P/sub 1dB/ of -11 dBm, and gain tuning range of 6.9 dB. The power consumption is 14.4 mW at V/sub DD/=1.8 V.  相似文献   

11.
This letter presents a tunable positive/negative refractive index transmission line (TL) phase shifter utilizing active circuits. It comprises a microstrip TL loaded with series varactors and a shunt monolithic microwave integrated circuit (MMIC) to synthesize a tunable inductor. This implementation increases the phase tuning range and maintains the input and output matching of the phase shifter across the entire phase tuning range, while eliminating the need for bulky passive inductors. The phase shifter is capable of providing both positive and negative phase shifts. The MMIC tunable inductors are fabricated in a 0.13-mum CMOS process and operate from a 1.5-V supply. The phase shifter achieves a phase of -40deg to +34deg at 2.5GHz from a single stage with less than -19dB return loss, and better than 1.1-dB insertion loss at 2.5 GHz. The phase shifter has a 1-GHz bandwidth over which the return loss remains better than 12.1dB  相似文献   

12.
This paper describes the design of CMOS millimeter-wave voltage controlled oscillators. Varactor, transistor, and inductor designs are optimized to reduce the parasitic capacitances. An investigation of tradeoff between quality factor and tuning range for MOS varactors at 24 GHz has shown that the polysilicon gate lengths between 0.18 and 0.24 /spl mu/m result both good quality factor (>12) and C/sub max//C/sub min/ ratio (/spl sim/3) in the 0.13-/spl mu/m CMOS process used for the study. The components were utilized to realize a VCO operating around 60 GHz with a tuning range of 5.8 GHz. A 99-GHz VCO with a tuning range of 2.5 GHz, phase noise of -102.7 dBc/Hz at 10-MHz offset and power consumption of 7-15mW from a 1.5-V supply and a 105-GHz VCO are also demonstrated. This is the CMOS circuit with the highest fundamental operating frequency. The lumped element approach can be used even for VCOs operating near 100-GHz and it results a smaller circuit area.  相似文献   

13.
Two single-pole, double-throw transmit/receive switches were designed and fabricated with different substrate resistances using a 0.18-/spl mu/m p/sup $/substrate CMOS process. The switch with low substrate resistances exhibits 0.8-dB insertion loss and 17-dBm P/sub 1dB/ at 5.825 GHz, whereas the switch with high substrate resistances has 1-dB insertion loss and 18-dBm P/sub 1dB/. These results suggest that the optimal insertion loss can be achieved with low substrate resistances and 5.8-GHz T/R switches with excellent insertion loss and reasonable power handling capability can be implemented in a 0.18-/spl mu/m CMOS process.  相似文献   

14.
A new low-voltage pseudo-differential CMOS transconductor using transistors in the saturation region is presented. It keeps the input common-mode voltage constant, while its transconductance is easily tunable through a DC voltage preserving linearity for a moderate range of G/sub m/ values. Post-layout results for a 2.7 V-0.5 /spl mu/m CMOS design dissipating less than 1.5 mW show a 1:2 G/sub m/ tuning range with an almost constant bandwidth over 600 MHz. Total harmonic distortion figures are below -60 dB over the whole range at 10 MHz up to a 100 /spl mu/A/sub p-p/ differential output.  相似文献   

15.
A 2.1-GHz 1.3-V 5-mW fully integrated Q-enhancement LC bandpass biquad programmable in f/sub o/, Q, and peak gain is implemented in 0.35-/spl mu/m standard CMOS technology. The filter uses a resonator built with spiral inductors and inversion-mode pMOS capacitors that provide frequency tuning. The Q tuning is through an adjustable negative-conductance generator, whereas the peak gain is tuned through an input G/sub m/ stage. Noise and nonlinearity analyses presented demonstrate the design tradeoffs involved. Measured frequency tuning range around 2.1 GHz is 13%. Spiral inductors with Q/sub o/ of 2 at 2.1 GHz limit the spurious-free dynamic range (SFDR) at 31-34 dB within the frequency tuning range. Measurements show that the peak gain can be tuned within a range of around two octaves. The filter sinks 4 mA from a 1.3-V supply providing a Q of 40 at 2.19 GHz with a 1-dB compression point dynamic range of 35 dB. The circuit operates with supply voltages ranging from 1.2 to 3 V. The silicon area is 0.1 mm/sup 2/.  相似文献   

16.
A wide-band complementary metal oxide semiconductor (CMOS)transmit/receive (T/R) switch using enhanced compact waffle metal-oxide-semiconductor field-effect transistors (MOSFETs) is presented. The compact waffle layout configuration saves much active area to give a low on-resistance. Furthermore,the low drain-to-substrate capacitance (CDB) in waffle MOSFETs can help reduce high frequency substrate coupling and substrate loss for CMOS radio frequency (RF)/microwave integrated circuits (ICs). A 2-dB higher maximum stable gain/maximum available gain (MSG/MAG)and a 2-GHz higher f/sub max/ are obtained compared with those of conventional multifinger MOSFETs. The CMOST/R switch implemented in a standard 0.35-/spl mu/m CMOS technology gives a low insertion loss of 1.7dB,high isolation of more than 40dB, larger than 15-dB return loss, 7-dBm P/sub 1 dB/ and 13-dBm input IP3 at 900MHz with a 3-V supply voltage. The switch maintains a wide-band performance up to 2.4GHz with only a slight deterioration.  相似文献   

17.
Distributed 2- and 3-bit W-band MEMS phase shifters on glass substrates   总被引:1,自引:0,他引:1  
This paper presents state-of-the-art RF microelectromechanical (MEMS) phase shifters at 75-110 GHz based on the distributed microelectromechanical transmission-line (DMTL) concept. A 3-bit DMTL phase shifter, fabricated on a glass substrate using MEMS switches and coplanar-waveguide lines, results in an average loss of 2.7 dB at 78 GHz (0.9 dB/bit). The measured figure-of-merit performance is 93/spl deg//dB-100/spl deg//dB (equivalent to 0.9 dB/bit) of loss at 75-110 GHz. The associated phase error is /spl plusmn/3/spl deg/ (rms phase error is 1.56/spl deg/) and the reflection loss is below -10 dB over all eight states. A 2-bit phase shifter is also demonstrated with comparable performance to the 3-bit design. It is seen that the phase shifter can be accurately modeled using a combination of full-wave electromagnetic and microwave circuit analysis, thereby making the design quite easy up to 110 GHz. These results represent the best phase-shifter performance to date using any technology at W-band frequencies. Careful analysis indicates that the 75-110-GHz figure-of-merit performance becomes 150/spl deg//dB-200/spl deg//dB, and the 3-bit average insertion loss improves to 1.8-2.1 dB if the phase shifter is fabricated on quartz substrates.  相似文献   

18.
A 5-GHz low phase noise differential colpitts CMOS VCO   总被引:1,自引:0,他引:1  
A low noise 5-GHz differential Colpitts CMOS voltage-controlled oscillator (VCO) is proposed in this letter. The Colpitts VCO core adopts only PMOS in a 0.18-/spl mu/m CMOS technology to achieve a better phase noise performance since PMOS has lower 1/f noise than NMOS. The VCO operates from 4.61 to 5 GHz with 8.3% tuning range. The measured phase noise at 1-MHz offset is -120.42 dBc/Hz at 5 GHz and -120.99 dBc/Hz at 4.61 GHz. The power consumption of the VCO core is only 3 mW. To the authors' knowledge, this differential Colpitts CMOS VCO achieves the best figure of merit (FOM) of 189.6 dB at 5-GHz band.  相似文献   

19.
The design of a 600-MS/s 5-bit analog-to-digital (A/D) converter for serial-link receivers has been investigated. The A/D converter uses a closed-loop pipeline architecture. The input capacitance is only 170 fF, making it suitable for interleaving. To maintain low power consumption and increase the sampling rate beyond the amplifier settling limit, the paper proposes a calibration technique that digitally adjusts the reference voltage of each pipeline stage. Differential input swing is 400 mV/sub p-p/ at 1.8-V supply. Measured performance includes 25.6 dB and 19 dB of SNDR for 0.3-GHz and 2.4-GHz input frequencies at 600 MS/s for the calibrated A/D converter. The suggested calibration method improves SNDR by 4.4 dB at 600 MS/s with /spl plusmn/0.35 LSB of DNL and /spl plusmn/0.15 LSB of INL. The 180 /spl times/ 1500 /spl mu/m/sup 2/ chip is fabricated in a 0.18-/spl mu/m standard CMOS technology and consumes 70 mW of power at 600 MS/s.  相似文献   

20.
A CMOS 80-200-MHz fourth-order continuous-time 0.05/spl deg/ equiripple linear phase filter with an automatic frequency tuning system is presented. An operational transconductance amplifier based on transistors operating in triode region is used and a circuit that combines common-mode feedback, common-mode feedforward, and adaptive bias is introduced. The chip was fabricated in a 0.35-/spl mu/m process; filter experimental results have shown a total harmonic distortion less than -44 dB for a 2-V/sub pp/ differential input with a single 2.3-V power supply. The group delay ripple is less than 4% for frequencies up to 1.5 f/sub c/. The frequency tuning error is below 5%.  相似文献   

设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号