首页 | 本学科首页   官方微博 | 高级检索  
相似文献
 共查询到20条相似文献,搜索用时 15 毫秒
1.
We report on a newly developed solution process using MoO3 for reducing source and drain (S/D) electrodes in organic thin-film transistor (TFT). By taking advantage of the difference in surface wettability between the gate dielectric layer and the S/D electrodes, the electrode treatment using the MoOx solution was applied to polymer TFT with short channel lengths less than 10 μm. The contact resistance was noticeably reduced at the interface of the S/D electrodes in a polymer TFT using a pBTTT-C16. Furthermore, the field effect mobility for this TFT was enhanced from 0.03 to 0.1 cm2/V s. Most notably, the threshold voltage (Vth) shift under gated bias stress was less than 0.2 V after 105 s, which is comparable to that of conventional poly crystalline Si TFT.  相似文献   

2.
We report on the specific contact resistance of interfaces between thin amorphous semiconductor Indium Tin Zinc Oxide (ITZO) channel layers and different source/drain (S/D) electrodes (Al, ITO, and Ni) in amorphous oxide thin film transistors (TFTs) at different channel lengths using a transmission line model. All the contacts showed linear current–voltage characteristics. The effects of different channel lengths (200–800 μm, step 200 μm) and the contact resistance on the performance of TFT devices are discussed in this work. The Al/ITZO TFT samples with the channel length of 200 μm showed metallic behavior with a linear drain current-gate voltage (IDVG) curve due to the formation of a conducting channel layer. The specific contact resistance (ρC) at the source or drain contact decreases as the gate voltage is increased from 0 to 10 V. The devices fabricated with Ni S/D electrodes show the best TFT characteristics such as highest field effect mobility (16.09 cm2/V·s), ON/OFF current ratio (3.27×106), lowest sub-threshold slope (0.10 V/dec) and specific contact resistance (8.62 Ω·cm2 at VG=0 V). This is found that the interfacial reaction between Al and a-ITZO semiconducting layer lead to the negative shift of threshold voltage. There is a trend that the specific contact resistance decreases with increasing the work function of S/D electrode. This result can be partially ascribed to better band alignment in the Ni/ITZO interface due to the work function of Ni (5.04–5.35 eV) and ITZO (5.00–6.10 eV) being somewhat similar.  相似文献   

3.
Thin film transistors (TFTs) with bottom gate and staggered electrodes using atomic layer deposited Al2O3 as gate insulator and radio frequency sputtered In–Ga–Zn Oxide (IGZO) as channel layer are fabricated in this work. The performances of IGZO TFTs with different deposition temperature of Al2O3 are investigated and compared. The experiment results show that the Al2O3 deposition temperature play an important role in the field effect mobility, Ion/Ioff ratio, sub-threshold swing and bias stability of the devices. The TFT with a 250 °C Al2O3 gate insulator shows the best performance; specifically, field effect mobility of 6.3 cm2/Vs, threshold voltage of 5.1 V, Ion/Ioff ratio of 4×107, and sub-threshold swing of 0.56 V/dec. The 250 °C Al2O3 insulator based device also shows a substantially smaller threshold voltage shift of 1.5 V after a 10 V gate voltage is stressed for 1 h, while the value for the 200, 300 and 350 °C Al2O3 insulator based devices are 2.3, 2.6, and 1.64 V, respectively.  相似文献   

4.
5.
The study explored titanium dioxide (TiO2) on aluminum gallium arsenide (AlGaAs) prepared by liquid phase deposition (LPD) at 40 °C. The leakage current density was about 8.4 × 10?6 A/cm2 at 1 MV/cm. The interface trap density (Dit) and the flat-band voltage shift (ΔVFB) were 2.3 × 1012 cm?2 eV?1 and 1.2 V, respectively. After rapid thermal annealing (RTA) in the ambient N2 at 350 °C for 1 min, the leakage current density, Dit, and ΔVFB were improved to 2.4 × 10?6 A/cm2 at 1 MV/cm, 7.3 × 1011 cm?2 eV?1, and 1.0 V, respectively. Finally, the study demonstrates the application to the AlGaAs/InGaAs metal–oxide–semiconductor pseudomorphic high-electron-mobility transistor (MOS-PHEMT). The results indicate the potential of the proposed device with a LPD-TiO2 gate oxide for power application.  相似文献   

6.
Benzopyrazine-fused tetracene (TBPy) and its disulfide (TBPyS) bearing alkoxy groups (OCH3, OC8H17) were designed and synthesized to obtain π-expanded tetracene derivatives. These derivatives are featured with long-wavelength light absorption property (λonset: up to 820 nm), photooxidative stability (half-lives (τ1/2): 11 times longer than tetracene), and solubility for solution process. The methoxy compounds (TBPy-C1 and TBPyS-C1) were used for single-crystal X-ray crystallographic analysis and single-crystal organic field-effect transistor (OFET) devices showing relationship between packing structures and hole mobilities. The octyloxy compounds (TBPy-C8 and TBPyS-C8) were investigated on solution-processed thin-film formation and hole transport property in thin-film OFET devices. Crystalline mesophase of TBPy-C8 and TBPyS-C8 was characterized by differential scanning calorimetry analysis showing endothermic peaks at 98 and 198 °C on its second heating process and exothermic peaks at 177 and 76 °C on its second cooling process for TBPyS-C8, and played crucial roles in thin-films formation. Hole mobility of 1.7 × 10?2 cm2/V s (with Vth = ?30 V and ION/IOFF = 104) was obtained for the thin-film OFET device of TBPyS-C8.  相似文献   

7.
The reliability of liquid crystal display (LCD) panels based on amorphous indium-gallium-zinc oxide thin-film transistors (a-IGZO TFTs) is investigated. It is revealed that the a-IGZO TFT LCDs also have sand mura issue at high operation temperature. Analysis shows that the sand mura is caused by the positive Vth shift of the a-IGZO TFTs. To suppress the Vth shift, fabrication process of the a-IGZO TFTs is optimized with a-IGZO channel layer annealed at 300 °C and etch-stop layer deposited at 250 °C. The process optimization lessens the absorbed and non-bonded oxygen atoms in the a-IGZO channel layer and desorbed water molecules on the back channel surface. The results show that the Vth shift is significantly alleviated and the sand mura is thus effectively minimized with the optimized process.  相似文献   

8.
As an emerging material, graphene has attracted vast interest in solid-state physics, materials science, nanoelectronics and bioscience. Graphene has zero bandgap with its valence and conduction bands are cone-shaped and meet at the K points of the Brillouin zone. Due to its high intrinsic carrier mobility, large saturation velocity, and high on state current density, graphene is also considered as a promising candidate for high-frequency devices. To improve the reliability of graphene FETs, which include shifting the Dirac point voltage toward zero, increasing the channel mobility and decreasing the source/drain contact resistance, we optimized the device fabrication process. For CVD grown graphene, the film transfer and the device fabrication processes may produce interfacial states between graphene and the substrate and make graphene p or n-type, which shift the fermi level far away from the Dirac point. We have found that after graphene film transfer, an annealing process at 400 °C under N2 ambient will shift Dirac point toward zero gate voltage. Ti/Au, Ni, and Ti/Pd/Au source/drain structures have been studied to minimize the contact resistance. According to the measured data, Ti/Pd/Au structure gives the lowest contact resistance (~500 ohm μm). By controlling the process of graphene growth, transfer and device fabrication, we have achieved graphene FETs with a field effective mobility of 16,000 cm2/V s after subtraction of contact resistance. The contact resistivity was estimated in the range of 1.1 × 10?6 Ω cm2 to 8.8 × 10?6 Ω cm2, which is close to state of the art III–V technology. The maximum transconductance was found to be 280 mS/mm at VD = 0.5 V, which is the highest value among CVD graphene FETs published to date.  相似文献   

9.
We have studied the characteristics of transparent bottom-gate thin film transistors (TFTs) using In–Ga–Zn–O (IGZO) as an active channel material. IGZO films were deposited on SiO2/Si substrates by DC sputtering techniques. Thereafter, the bottom-gate TFT devices were fabricated by depositing Ti/Au metal pads on IGZO films, where the channel length and width were defined to be 200 and 1000 μm, respectively. Post-metallization thermal annealing of the devices was carried out at 260, 280 and 300 °C in nitrogen ambient for 1 h. The devices annealed at 280 °C have shown better characteristics with enhanced field-effect mobility and high on–off current ratio. The compositional variation of IGZO films was also observed with different annealing temperatures.  相似文献   

10.
Single crystal field-effect transistors (FETs) using [6]phenacene and [7]phenacene show p-channel FET characteristics. Field-effect mobilities, μs, as high as 5.6 × 10?1 cm2 V?1 s?1 in a [6]phenacene single crystal FET with an SiO2 gate dielectric and 2.3 cm2 V?1 s?1 in a [7]phenacene single crystal FET were recorded. In these FETs, 7,7,8,8-tetracyanoquinodimethane (TCNQ) was inserted between the Au source/drain electrodes and the single crystal to reduce hole-injection barrier heights. The μ reached 3.2 cm2 V?1 s?1 in the [7]phenacene single crystal FET with a Ta2O5 gate dielectric, and a low absolute threshold voltage |VTH| (6.3 V) was observed. Insertion of 2,3,5,6-tetrafluoro-7,7,8,8-tetracyanoquinodimethane (F4TCNQ) in the interface produced very a high μ value (4.7–6.7 cm2 V?1 s?1) in the [7]phenacene single crystal FET, indicating that F4TCNQ was better for interface modification than TCNQ. A single crystal electric double-layer FET provided μ as high as 3.8 × 10?1 cm2 V?1 s?1 and |VTH| as low as 2.3 V. These results indicate that [6]phenacene and [7]phenacene are promising materials for future practical FET devices, and in addition we suggest that such devices might also provide a research tool to investigate a material’s potential as a superconductor and a possible new way to produce the superconducting state.  相似文献   

11.
Here, we report hybrid organic/inorganic ferroelectric memory with multilevel information storage using transparent p-type SnO semiconductor and ferroelectric P(VDF-TrFE) polymer. The dual gate devices include a top ferroelectric field-effect transistor (FeFET) and a bottom thin-film transistor (TFT). The devices are all fabricated at low temperatures (∼200 °C), and demonstrate excellent performance with high hole mobility of 2.7 cm2 V−1 s−1, large memory window of ∼18 V, and a low sub-threshold swing ∼−4 V dec−1. The channel conductance of the bottom-TFT and the top-FeFET can be controlled independently by the bottom and top gates, respectively. The results demonstrate multilevel nonvolatile information storage using ferroelectric memory devices with good retention characteristics.  相似文献   

12.
A solution processable A-D-A-D-A structure small molecule DCAEH5TBT using a BT unit as the core has been designed and synthesized for application in BHJ solar cells. The device employing DCAEH5TBT/PC61BM as active layer shows PCE of 2.43% without any post treatment. After thermal annealing (150 °C, 10 min), the PCE of this molecule based device increased to 3.07%, with Jsc of 7.10 mA/cm2, Voc of 0.78 V and FF of 55.4%, which indicates that high performance of solution processed small molecule based solar cells can be achieved using thermal annealing by carefully design molecule structure.  相似文献   

13.
A self-aligned process for fabricating inversion n-channel metal–oxide–semiconductor field-effect-transistors (MOSFET’s) of strained In0.2Ga0.8As on GaAs using TiN as gate metal and Ga2O3(Gd2O3) as high κ gate dielectric has been developed. A MOSFET with a 4 μm gate length and a 100 μm gate width exhibits a drain current of 1.5 mA/mm at Vg = 4 V and Vd = 2 V, a low gate leakage of <10?7 A/cm2 at 1 MV/cm, an extrinsic transconductance of 1.7 mS/mm at Vg = 3 V, Vd = 2 V, and an on/off ratio of ~105 in drain current. For comparison, a TiN/Ga2O3(Gd2O3)/In0.2Ga0.8As MOS diode after rapid thermal annealing (RTA) to high temperatures of 750 °C exhibits excellent electrical and structural performances: a low leakage current density of 10?8–10?9 A/cm2, well-behaved capacitance–voltage (CV) characteristics giving a high dielectric constant of ~16 and a low interfacial density of state of ~(2~6) × 1011 cm?2 eV?1, and an atomically sharp smooth Ga2O3(Gd2O3)/In0.2Ga0.8As interface.  相似文献   

14.
The use of co-sputtered Zirconium Silicon Oxide (ZrxSi1−xO2) gate dielectrics to improve the performance of α-IGZO TFT is demonstrated. Through modulating the sputtering power of the SiO2 and ZrO2 targets, the control of dielectric constant in a range of 6.9–31.6 is shown. Prevention of polycrystalline formation of the ZrxSi1−xO2 film up to 600 °C annealing and its effectiveness in reducing leakage currents and interface trap density are presented. Moreover, it is revealed that the Zr0.85Si0.15O2 dielectric could lead to significantly improved TFT performance in terms of subthreshold swing (SS=81 mV/dec), field-effect mobility (μFE=51.7 cm2/Vs), and threshold voltage shift (ΔVTH=0.03 V).  相似文献   

15.
A novel blue emitter, In2Bt, featured with a rigid and coplanar distyryl-p-phenylene backbone flattened by two different bridging atoms (i.e. carbon and sulfur) exhibits high thermal and morphological stability (Tg  192 °C) and ambipolar charge carrier mobilities in the range of 10?4  10?5 cm2 V?1 s?1. OLED device: ITO/PEDOT:PSS (300 Å)/α-NPD (200 Å)/TCTA (100 Å)/In2Bt (200 Å)/TPBI (500 Å)/LiF (5 Å)/Al (1500 Å) utilized In2Bt as an emitter gave a maximum brightness as high as 8000 cd m?2 (12 V) and saturated-blue emission with CIE chromaticity coordinates of (0.16, 0.08), which is very close to the National Television Standards Committee (NTSC) standard blue gives an enlarged palette of colors for color displays.  相似文献   

16.
This article reports on the epitaxy of crystalline high κ oxide Gd2O3 layers on Si(1 1 1) for CMOS gate application. Epitaxial Gd2O3 thin films have been grown by Molecular Beam Epitaxy (MBE) on Si(1 1 1) substrates between 650 and 750 °C. The structural and electrical properties were investigated depending on the growth temperature. The CV measurements reveal that equivalent oxide thickness (EOT) equals 0.7 nm for the sample deposited at the optimal temperature of 700 °C with a relatively low leakage current of 3.6 × 10?2 A/cm2 at |Vg ? VFB| = 1 V.  相似文献   

17.
This paper proposes a fast and accurate method to measure the constants a and n of the power law ∆ Vth = atn for HfSiON/SiO2 dielectric nMOSFETs under positive bias temperature instability (PBTI), where ∆ Vth is a shift of threshold voltage, and t is stress duration. The proposed method requires one nMOSFET only, uses a voltage ramp stress (VRS), measures ∆ Vth vs. t data during VRS, uses a regression method to fit the data for each VRS pulse to the power law to obtain a and n at each stress voltage Vg,str, then obtains five voltage-independent constants for the power law after fitting the curves of a and n vs. Vg,str to empirical models. The five voltage-independent constants agreed very well with those obtained using the constant voltage stress (CVS) method. After obtaining the voltage-independent constants, the lifetime tL at an operating voltage Vop was estimated using the power law. The estimated tL = 1.67 × 108 s was quite close to tL = 1.74 × 108 s estimated using CVS, and to tL = 1.72 × 108 s estimated by extrapolating the ΔVth vs. t curve measured at Vg,str = Vop = 1.2 V to ΔVth = 200 mV. The time required for measurement was 900 s, compared to 30,000 s for the CVS method. These experimental results show that the proposed VRS-regression method is very useful for screening nMOSFETs under PBTI.  相似文献   

18.
We report on preparation and electrical characterization of InAlN/AlN/GaN metal–oxide–semiconductor high electron mobility transistors (MOS HEMTs) with Al2O3 gate insulation and surface passivation. About 12 nm thin high-κ dielectric film was deposited by MOCVD. Before and after the dielectric deposition, the samples were treated by different processing steps. We monitored and analyzed the steps by sequential device testing. It was found that both intentional (ex situ) and unintentional (in situ before Al2O3 growth) InAlN surface oxidation increases the channel sheet resistance and causes a current collapse. Post deposition annealing decreases the sheet resistance of the MOS HEMT devices and effectively suppresses the current collapse. Transistors dimensions were source-to-drain distance 8 μm and gate width 2 μm. A maximum transconductance of 110 mS/mm, a drain current of ~0.6 A/mm (VGS = 1 V) and a gate leakage current reduction from 4 to 6 orders of magnitude compared to Schottky barrier (SB) HEMTs was achieved for MOS HEMT with 1 h annealing at 700 °C in forming gas ambient. Moreover, InAlN/GaN MOS HEMTs with deposited Al2O3 dielectric film were found highly thermally stable by resisting 5 h 700 °C annealing.  相似文献   

19.
A series of simple structures is investigated for realization of the highly efficient green phosphorescent organic light emitting diodes with relatively low voltage operation. All the devices were fabricated with mixed host system by using 1,1-bis[(di-4-tolylamino)phenyl]cyclohexane (TAPC) and 1,3,5-tri(p-pyrid-3-yl-phenyl)benzene (TpPyPB) which were known to be hole and electron type host materials due to their great hole and electron mobilities [μh(TAPC): 1 × 10?2 cm2/V s and μe(TpPyPB): 7.9 × 10?3 cm2/V s] [1]. The optimized device with thin TAPC (5–10 nm) as an anode buffer layer showed relatively high current and power efficiency with low roll-off characteristic up to 10,000 cd/m2. The performances of the devices; with buffer layer were compared to those of simple devices with single layer and three layers. Very interestingly, the double layer device with TAPC buffer layer showed better current and power efficiency behavior compared to that of three layer device with both hole and electron buffer layers (TAPC, TpPyPB, respectively).  相似文献   

20.
《Microelectronics Journal》2014,45(2):144-151
Now a days, high-k dielectrics have been investigated as an alternative to Silicon dioxide (SiO2) based gate dielectric for nanoscale semiconductor devices. This paper is an attempt to characterize the analog and RF performance of the high-k metal gate (HKMG) double gate (DG) metal oxide semiconductor field effect transistor (MOSFET) in nanoscale through 2-D device simulation. The results demonstrates the impact of high-k oxide layer as single and gate stack (GS). The key idea behind this investigation is to provide a physical explanation for the improved analog and RF performance exhibited by the device. The major figures of merit (FOMs) studied in this paper are transconductance (gm), output conductance (gd), transconductance generation factor (gm/ID), early voltage (VEA), intrinsic gain (AV), cut off frequency (fT), transconductance frequency product (TFP), gain frequency product (GFP) and gain transconductance frequency product (GTFP). The effects of downscaling of channel length (L) on analog performance of the proposed devices have also been presented. It has been observed that the performance enhancement of GS configurations (k=7.5 i.e device D5 in the study) is encouraging as far as the nanoscale DG-MOSFET is concerned. Also it significantly reduces the short channel effects (SCEs). Parameters like DC gain of (91.257 dB, 43.436 dB), nearly ideal values (39.765 V−1, 39.589 V−1) of TGF, an early voltage of (2.73 V, 16.897 V), cutoff frequency (294 GHz, 515.5 GHz) and GTFP of (5.14×105 GHz/V, 1.72×105 GHz/V) for two different values of VDS=0.1 V and 0.5 V respectively are found to be close to ideal values. Analysis shows an opportunity for realizing high performance analog and RF circuits with the device proposed in this paper i.e. device D5.  相似文献   

设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号