首页 | 本学科首页   官方微博 | 高级检索  
相似文献
 共查询到20条相似文献,搜索用时 15 毫秒
1.
Thin oxide MOS capacitors have been subjected to dynamic voltage stresses of different characteristics (shape, amplitude and frequency) in order to analyze the transient response and the degradation of the oxide as a function of the stress parameters. The current transients observed in dynamic voltage stresses have been interpreted in terms of the charging/discharging of interface and bulk traps. As for the oxide degradation, the experimental data has been interpreted in terms of a phenomenological model previously developed for dc stresses. According to this model, the current evolution in voltage stresses is assumed to be related to the oxide wearout. The evolution of the current during bipolar voltage stresses shows the existence of two different regimes, the degradation being much faster at low frequencies than at high frequencies. In both regimes, the frequency dependence is not significant, and the change from one regime to the other takes place at a threshold frequency which depends on the oxide field. These trends are also observed in time-to-breakdown versus frequency data, thus suggesting a strong correlation between degradation and breakdown in dynamic stresses. The experimental results are discussed in terms of microscopic degradation models  相似文献   

2.
In this paper, the threshold voltage instability characteristics of HfO2 high-k dielectric are discussed. The results from various stress bias conditions including DC and AC with variations of frequency, duty cycle, and polarity provide additional insights into the intrinsic behavior and the trapping dynamics of high-k materials. A reduced threshold voltage shift was observed at higher frequency and lower duty cycle under AC positive unipolar stress compared to DC stress. Similarly, the degradation of maximum transconductance was also reduced with AC stress. However, subthreshold swing changes were found to be negligible and fairly independent of stress frequencies and duty cycles under AC positive unipolar stress.When different polarity of stress, such as positive, negative, and bipolar stress was applied, it was observed that frequency and duty cycle dependencies were still valid in all three conditions. In contrast to positive stress, negative stress showed a decrease in the threshold voltage shift. Bipolar stress resulted in the highest threshold voltage instability, but the degradation in transconductance and subthreshold swing was actually smaller than those in negative unipolar stress. The bulk trap of HfO2 dielectric, which is proportional to its physical thickness, is believed to be the primary factor for threshold voltage shift. AC unipolar operation would allow a higher 10-year lifetime operating voltage than the DC condition. In addition to experimental results, a plausible mechanism has been proposed.  相似文献   

3.
In this paper, we present our results on the distribution and generation of traps in a SiO2/Al2O3 transistor. The investigation has been carried out by using charge pumping measurements, both variable voltage and frequency techniques, and constant voltage stress.By increasing the amplitude of the gate pulse we observe an increase of the charge recombined per cycle closely related to the contribution of shallow traps near the SiO2/Al2O3 interface. By reducing the pulse frequency we measure an increase in the charge pumping current due to traps located deeper in the Al2O3. By combining charge pumping and constant voltage stress measurements, we found that the traps are mostly generated near the Si/SiO2 interface.  相似文献   

4.
Tantalum pentoxide (Ta2O5) deposited by pulsed DC magnetron sputtering technique as the gate dielectric for 4H-SiC based metal-insulator-semiconductor (MIS) structure has been investigated. A rectifying current-voltage characteristic was observed, with the injection of current occurred when a positive DC bias was applied to the gate electrode with respect to the n type 4H-SiC substrate. This undesirable behavior is attributed to the relatively small band gap of Ta2O5 of around 4.3 eV, resulting in a small band offset between the 4H-SiC and Ta2O5. To overcome this problem, a thin thermal silicon oxide layer was introduced between Ta2O5 and 4H-SiC. This has substantially reduced the leakage current through the MIS structure. Further improvement was obtained by annealing the Ta2O5 at 900 °C in oxygen. The annealing has also reduced the effective charge in the dielectric film, as deduced from high frequency C-V measurements of the Ta2O5/SiO2/4H-SiC capacitors.  相似文献   

5.
The Time-Dependent-Dielectric Breakdown (TDDB) characteristics of MOS capacitors with Hf-doped Ta2O5 films (8 nm) have been analyzed. The devices were investigated by applying a constant voltage stress at gate injection, at room and elevated temperatures. Stress voltage and temperature dependences of hard breakdown of undoped and Hf-doped Ta2O5 were compared. The doped Ta2O5 exhibits improved TDDB characteristics in regard to the pure one. The maximum voltage projected for a 10 years lifetime at room temperature is −2.4 V. The presence of Hf into the matrix of Ta2O5 modifies the dielectric breakdown mechanism making it more adequate to the percolation model. The peculiarities of Weibull distribution of dielectric breakdown are discussed in terms of effect of three factors: nature of pre-existing traps and trapping phenomena; stress-induced new traps generation; interface layer degradation.  相似文献   

6.
In this paper we study the degradation and recovery of dielectrics in n++-poly-Si/SiOx/SiO2/p-sub capacitors designed for application in low-voltage flash EEPROM memories. Constant current stress experiment have been performed and the gate voltage in the Fowler–Nordheim (FN) regime and the flat-band voltage monitored. Experiment demonstrated that SiOx has a greater tendency to trap electrons than pure SiO2 and exhibits a larger voltage shift in the FN regime after electrical stress. On the other hand, permanent recovery of the leakage current can be obtained by injection of current at very low flux. This effect has been tentatively explained with the annealing of native metastable defects occurring in concurrence with the stress induced creation of new traps.  相似文献   

7.
In this work, charge trapping in SiO2/Al2O3 dielectric stacks is characterized by means of pulsed capacitance–voltage measurements. The proposed technique strongly reduces the measurement time and, as a consequence, the impact of charge trapping on the measurement results. Flat band voltage shift and fast current transient during short stress pulses are systematically monitored and the centroid and the amount of the trapped charge are extracted using a first-order model.  相似文献   

8.
The trapping/detrapping behavior of charge carriers in ultrathin SiO2/TiO2 stacked gate dielectric during constant current (CCS) and voltage stressing (CVS) has been investigated. Titanium tetrakis iso-propoxides (TTIP) was used as the organometallic source for the deposition of ultra-thin TiO2 films at low temperature (<200 °C) on strained-Si/relaxed-Si0.8Ge0.2 heterolayers by plasma-enhanced chemical vapor deposition (PECVD) in a microwave (700 W, 2.45 GHz) plasma cavity discharge system at a pressure of 66.67 Pa. Stress-induced leakage current (SILC) through SiO2/TiO2 stacked gate dielectric is modeled by taking into account the inelastic trap-assisted tunneling (ITAT) mechanism via traps located below the conduction band of TiO2 layer. The increase in the gate current density observed during CVS from room temperature up to 125 oC has been analyzed and modeled considering both the buildup of charges in the layer as well as the SILC contribution. Trap generation rate and trap cross-section are extracted. A capture cross-section in the range of 10−19 cm2 as compared to 10−16 cm2 in SiO2 has been observed. A temperature-dependent trap generation rate and defects have also been investigated using time-dependent current density variation during CVS. The time dependence of defect density variation is calculated within the dispersive transport model, assuming that these defects are produced during random hopping transport of positively charge species in the insulating high-k stacked layers. SILC generation kinetics, i.e. defect generation probability under different injected fluences for various high-constant stress voltages in both polarities have been studied. An empirical relation between trap generation probability and applied stress voltage for various injected fluences has been developed.  相似文献   

9.
In this work, the electrical properties of fresh and stressed HfO2/SiO2 gate stacks have been studied using a prototype of Conductive Atomic Force Microscope with enhanced electrical performance (ECAFM). The nanometer resolution of the technique and the extended current dynamic range of the ECAFM has allowed to separately investigate the effect of the electrical stress on the SiO2 and the HfO2 layer of the high-k gate stack. In particular, we have investigated this effect on both layers when the structures where subjected to low and high field stresses.  相似文献   

10.
The purpose of this paper is to analyze electrical characteristics in Au/SiO2/n-Si (MOS) capacitors by using the high-low frequency (CHF-CLF) capacitance and conductance methods. The capacitance-voltage (C-V) and conductance-voltage (G/ω-V) measurements have been carried out in the frequency range of 1 kHz-10 MHz and bias voltage range of (−12 V) to (12 V) at room temperature. It was found that both C and G/ω of the MOS capacitor were quite sensitive to frequency at relatively low frequencies, and decrease with increasing frequency. The increase in capacitance especially at low frequencies is resulting from the presence of interface states at Si/SiO2 interface. Therefore, the interfacial states can more easily follow an ac signal at low frequencies, consequently, which contributes to the improvement of electrical properties of MOS capacitor. The interface states density (Nss) have been determined by taking into account the surface potential as a function of applied bias. The energy density distribution profile of Nss was obtained from CHF-CLF capacitance method and gives a peak at about the mid-gap of Si. In addition, the high frequency (1 MHz) capacitance and conductance values measured under both reverse and forward bias have been corrected for the effect of series resistance (Rs) to obtain the real capacitance of MOS capacitors. The frequency dependent C-V and G/ω-V characteristics confirm that the Nss and Rs of the MOS capacitors are important parameters that strongly influence the electrical properties of MOS capacitors.  相似文献   

11.
Metal-insulator-semiconductor (MOS) structures with insulator layer thickness of 290 Å were irradiated using a 60Co (γ-ray) source and relationships of electrical properties of irradiated MOS structures to process-induced surface defects have been investigated both before and after γ-irradiation. The density of surface state distribution profiles of the sample Au/SnO2/n-Si (MOS) structures obtained from high-low frequency capacitance technique in depletion and weak inversion both before and after irradiation. The measurement capacitance and conductance are corrected for series resistance. Series resistance (Rs) of MOS structures were found both as function of voltage, frequency and radiation dose. The C(f)-V and G(f)-V curves have been found to be strongly influenced by the presence of a dominant radiation-induced defects. Results indicate interface-trap formation at high dose rates (irradiations) is reduced due to positive charge build-up in the semiconductor/insulator interfacial region (due to the trapping of holes) that reduces the flow rate of subsequent holes and protons from the bulk of the insulator to the Si/SnO2 interface. The series resistance decreases with increasing dose rate and frequency the radiation-induced flat-band voltage shift in 1 V. Results indicate the radiation-induced threshold voltage shift (ΔVT) strongly dependence on radiation dose rate and frequency.  相似文献   

12.
In this work we combine charge-pumping measurements with positive constant voltage stress to investigate trap generation in SiO2/Al2O3 n-MOSFET. Trap density has been scanned either in energy or in position based on charge-pumping (CP) measurements performed under different operating conditions in terms of amplitude and frequency of the gate pulse. Our results have revealed that the traps are meanly localized shallow in energy level, deeper in spatial position and they are mostly generated near the Si/SiO2 interface.  相似文献   

13.
The degradation of Ta2O5-based (10 nm) stacked capacitors with different top electrodes, (Al, W, Au) under constant current stress has been investigated. The variation of electrical characteristics after the stress is addressed to gate-induced defects rather than to poor-oxidation related defects. The main wearout parameter in Ta2O5 stacks is bulk-related and a generation only of bulk traps giving rise to oxide charge is observed. The post-stress current–voltage curves reveal that stress-induced leakage current (SILC) mode occurs in all capacitors and the characteristics of pre-existing traps define the stress response. The results are discussed in terms of simultaneous action of two competing processes: negative charge trapping in pre-existing electron traps and stress-induced positive charge generation, and the domination of one of them in dependence on both the stress level and the gate used. The charge build-up and the trapping/detrapping processes modify the dominant conduction mechanism and the gate-induced defects are precursors for device degradation. It is concluded that the impact of the metal gate on the ultimate reliability of high-k stacked capacitors should be strongly considered.  相似文献   

14.
Electrical measurements of voltage stressed Al2O3/GaAs MOSFET   总被引:1,自引:0,他引:1  
Electrical characteristics of GaAs metal–oxide–semiconductor field effect transistor with atomic layer deposition deposited Al2O3 gate dielectric have been investigated. The IV characteristics were studied after various constant voltage stress (CVS) has been applied. A power law dependence of the gate leakage current (Ig) on the gate voltage (Vg) was found to fit the CVS data of the low positive Vg range. The percolation model well explains the degradation of Ig after a high positive Vg stress. A positive threshold voltage (Vth) shift for both +1.5 V and +2 V CVS was observed. Our data indicated that positive mobile charges may be first removed from the Al2O3 layer during the initial CVS, while the trapping of electrons by existing traps in the Al2O3 layer is responsible for the Vth shift during the subsequent CVS.  相似文献   

15.
Stress-induced leakage currents (SILCs) in thin Ta2O5 films after short- and long-term constant current stress (CCS) at both gate polarities at different levels of injected current were investigated. The behavior of the SILCs and the change of quasistatic CV characteristics after the degradation confirmed the variations of gate voltage with time during CCS necessary to maintain the injected current density through the oxide.The conduction mechanisms were also investigated. Initially, normal Poole–Frenkel (PF) mechanism dominates in the oxide at medium fields (0.4– 1.7 MV/cm) independently of the deposition temperature or annealing steps. After the degradation modified PF with different compensation factors appears. After long-term degradation conduction mechanism goes back to PF.  相似文献   

16.
A conductive atomic force microscope (C-AFM) has been used to analyse the degradation stage (before breakdown, BD) of ultrathin (<6 nm) films of SiO2 at a nanometer scale. Working on bare gate oxides, the conductive tip of the C-AFM allows the electrical characterization of nanometric areas. Due to the extremely small size of the analysed areas, several features, which can be masked by the current that flows through the overall test structure during standard electrical tests, are observed. In particular, switching between different conduction states and sudden changes of conductivity have been measured during ramped voltage tests, which have been related to the trapping and detrapping of single electronic charges in the defects generated during the electrical stress. This phenomenon, which has been observed during constant voltage stresses in the form of random telegraph signals, has been associated to the pre-breakdown noise measured in poly-gated structures. The C-AFM has also allowed to directly measure the IV characteristics of the fluctuating spot.  相似文献   

17.
To determine the dielectric constant (ε′), dielectric loss (ε″), loss tangent (tan δ), the ac electrical conductivity (σac) and the electric modulus of Au/SiO2/n-Si structure, the measurement admittance technique was used. Experimental results show that the values of ε′, ε″, tan δ, σac and the electric modulus show fairly large frequency and gate bias dispersion especially at low frequencies due to the interface charges and polarization. An increase in the values of the ε′ and ε″ were observed with both a decrease in frequency and an increase in frequency. The σac is found to increase with both increasing frequency and voltage. In addition, the experimental dielectrical data have been analyzed considering electric modulus formalism. It can be concluded that the interface charges and interfacial polarization have strong influence on the dielectric properties of metal-insulator-semiconductor (MIS) structures especially at low frequencies and both in depletion and accumulation regions.  相似文献   

18.
The electrical characteristics of HfO2-Ta2O5 mixed stacks under constant current stress (CCS) at gate injection with 20 mA/cm2 and stressing times of 50 and 200 s have been investigated. A very weak effect of the stress on the global dielectric constant, on fast and slow states in the stack as well as on the dominant conduction mechanism is detected. The most sensitive parameter to the CCS is the leakage current. The stress-induced leakage current (SILC) is voltage and thickness dependent. The pre-existing traps govern the trapping kinetics and are a key parameter to evaluate the stress response. Two processes - positive charge build-up and new bulk traps generation - are suggested to be responsible for SILC: the domination of one of them depends on both the film thickness and the stressing time. The positive charge build-up is localized close to the gate electrode implying gate-induced defects could be precursors for it. It is established that unlike the case of single SiO2 layer, the bulk traps closer to the gate electrode control SILC in the mixed Ta2O5-HfO2-based capacitors.  相似文献   

19.
High-k gate dielectric La2O3 thin films have been deposited on Si(1 0 0) substrates by molecular beam epitaxy (MBE). Al/La2O3/Si metal-oxide–semiconductor capacitor structures were fabricated and measured. A leakage current of 3 × 10−9 A/cm2 and dielectric constant between 20 and 25 has been measured for samples having an equivalent oxide thickness (EOT) 2.2 nm. The estimated interface state density Dit is around 1 × 1011 eV−1 cm−2. EOT and flat-band voltage were calculated using the NCSU CVC program. The chemical composition of the La2O3 films was measured using X-ray photoelectron spectrometry and Rutherford backscattering. Current density vs. voltage curves show that the La2O3 films have a leakage current several orders of magnitude lower than SiO2 at the same EOT. Thin La2O3 layers survive anneals of up to 900 °C for 30 s with no degradation in electrical properties.  相似文献   

20.
NIDOS/SiO2/silicon structures have been annealed in a nitrogen (N2) ambient and X-ray photoelectron spectroscopy (XPS) characterization has been performed in order to definitively demonstrate the nitrogen atoms out-diffusion from the nitrogen doped silicon (NIDOS) film towards the buried oxide layer. The nitridation of the SiO2 layer is related to the competition between nitrogen atoms out-diffusion phenomena on one side into the underlying oxide layer and on the other side into an oxynitride layer grown during annealing. In order to analyse and optimize the corresponding MIS process, different structures such as metal/SiO2/silicon, metal/(NH3-‘nitrided’)SiO2/silicon, metal/(N2O-nitrided)SiO2/silicon, metal/poly-Si*/SiO2/silicon (* indicates deposited from disilane Si2H6) and metal/NIDOS/SiO2/silicon have been realized and compared by capacitance–voltage, current–voltage and ageing under constant current injection experiments. The optimization of the NIDOS-nitridation process gives the highest charge-to-breakdown for the lowest nitridation level or even for no intentional nitridation. The dielectric breakdown improvement should therefore not be related to the nitridation phenomena alone but also to the intrinsic properties of the polysilicon layer itself.  相似文献   

设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号