首页 | 本学科首页   官方微博 | 高级检索  
相似文献
 共查询到20条相似文献,搜索用时 46 毫秒
1.
A new post-metallization annealing technique was developed to improve the quality of metal-oxide-semiconductor (MOS) devices using SiO 2 films formed by a parallel-plate remote plasma chemical vapor deposition as gate insulators. The quality of the interface between SiO2 and crystalline Si was investigated by capacitance-voltage (C-V) measurements. An H2O vapor annealing at 270°C for 30 min efficiently decreased the interface trap density to 2.0×1010 cm-2 eV-1, and the effective oxide charge density from 1×10 12 to 5×109 cm-2. This annealing process was also applied to the fabrication of Al-gate polycrystalline silicon thin film transistors (poly-Si TFT's) at 270°C. In p-channel poly-Si TFT's, the carrier mobility increased from 60-400 cm2 V-1 s-1 and the threshold voltage decreased from -5.5 to -1.7 V  相似文献   

2.
Nitrogen implantation on the silicon substrate was performed before the gate oxidation at a fixed energy of 30 keV and with the split dose of 1.0×1014/cm2 and 2.0×1014 /cm2. Initial O2 injection method was applied for gate oxidation. The method is composed of an O2 injection/N2 anneal/main oxidation, and the control process is composed of a N2 anneal/main oxidation. CMOS transistors with gate oxide thickness of 2 nm and channel length of 0.13 μm have been fabricated by use of the method. Compared to the control process, the initial O2 injection process increases the amount of nitrogen piled up at the Si/SiO2 interface and suppresses the growth of gate oxide effectively. Using this method, the oxidation retarding effect of nitrogen was enhanced. Driving currents, hot carrier reliability, and time-zero dielectric breakdown (TZDB) characteristics were improved  相似文献   

3.
High-concentration Er3+/Yb3+ co-doped silica waveguide amplifiers are numerically analyzed. With optimized rare-earth concentrations the effect of Er3+/Er3+ ion-pairs can be neglected and each Er3+ ion can be assumed to be paired only to the surrounding Yb3+ ions. The rate-equations model includes uniform upconversion mechanisms from 4I13/2 and 4I11/2 erbium levels and an Yb3+ to Er3+ pair-induced energy transfer process. Numerical results demonstrate the possibility of fabricating short- and high-gain integrated optical amplifiers; it is shown that net gain as high as 3 dB/cm can be obtained  相似文献   

4.
The vibration-vibration energy transfer of CO2gas initially excited to the first asymmetric stretch level (0001) has been observed. Collisional pumping to the (0111) combination level is measured by monitoring the fluorescence due to the (0111) → (0110) band. The rate constant for the process: CO2(0111) + CO2(0000) → CO2(0001) + CO2(0110) is found to be(5.3 pm 1) times 10^{6}s-1torr-1.  相似文献   

5.
A new technology of self-aligned TiN/TiSi2 formation using N2+ implantation during two-step annealing Ti-salicidation process has been developed. The formation of TiN was confirmed by RBS analysis. The leakage currents of n+/p junction diodes fabricated using this technology were measured to investigate the phenomena of Al spiking into Si-substrate. The measured reverse-bias leakage current of diode per unit junction area with Al/TiN/TiSi2 contact is 1.2 nA/cm2 at -5 V, which is less than all of reported data. Also it can sustain the annealing process for 30 min at 500°C. Thus, TiN formed with this technology process is suggested as a very effective barrier layer between TiSi2 and Al for submicron CMOS technology applications  相似文献   

6.
The H2 cleaning technique was examined as the precleaning of the gate oxidation for 4H-SiC MOSFETs. The device had a channel width and length of 150 and 100 μm, fabricated on the p-type epitaxial layer of 3×1016 cm-3. The gate oxidation was performed after the conventional RCA cleaning, and H2 annealing at 1000°C. The obtained channel mobility depends on the pre-cleaning process strongly, and was achieved 20 cm2/N s in the H2 annealed sample. The effective interface-state density was also measured by the MOS capacitors fabricated on the same chips, resulting 1.8×1012 cm-2 from the photo-induced C-V method  相似文献   

7.
An n-channel vertical insulated-gate bipolar transistor (IGBT) process which implements a self-aligned p+ short inside the DMOS diffusion windows is proposed and demonstrated experimentally. The salient feature of the new process is the placement of a poly-Si plug to define the diffusion window of the p+ short. Similar forward conduction characteristics and tradeoffs with turn-off time were obtained for these self-aligned short IGBTs when compared to conventional IGBTs with non-self-aligned shorts. With a resistive load and no external gate resistor, dynamic latching current was seen to increase with increasing p+ diffusion depth and electron irradiation dosage, as well as with larger p+ diffusion windows  相似文献   

8.
To investigate the physical mechanism of the saturation process in Cr4+:YAG crystals we solved the three coupled rate equations which describe the saturable absorber. We experimentally verified this model using two lasers with nanosecond pulses and continuous-wave radiation. We used crystalline and ceramic Cr4+-doped YAG saturable absorbers with various initial transmissions. The ratio between the ground and the excited-state absorption cross section at 1064 nm was measured to be between 3.8 plusmn 0.2 and 4.7 plusmn 0.2 for crystalline and 3.6 plusmn 0.1 for ceramic Cr4+:YAG. The ratio between the above named cross sections at 1047 nm was found to be 6.2 plusmn 0.2 for both crystalline and ceramic Cr4+:YAG. With these results the ground-state and the excited-state absorption cross sections at 1047 nm were calculated to be (9.55plusmn0.01)times10-19 cm2 and (1.54plusmn0.03)times10-19 cm2, respectively  相似文献   

9.
We fabricated a new top-gate n-type depletion-mode polycrystalline silicon (poly-Si) thin-film transistor (TFT) employing alternating magnetic-field-enhanced rapid thermal annealing. An n+ amorphous silicon (n+ a-Si) layer was deposited to improve the contact resistance between the active Si and source/drain (S/D) metal. The proposed process was almost compatible with the widely used hydrogenated amorphous silicon (a-Si:H) TFT fabrication process. This new process offers better uniformity when compared to the conventional laser-crystallized poly-Si TFT process, because it involves nonlaser crystallization. The poly-Si TFT exhibited a threshold voltage (VTH) of -7.99 V at a drain bias of 0.1 V, a field-effect mobility of 7.14 cm2/V ldr s, a subthreshold swing (S) of 0.68 V/dec, and an ON/OFF current ratio of 107. The diffused phosphorous ions (P+ ions) in the channel reduced the VTH and increased the S value.  相似文献   

10.
The electrical characteristics of oxides deposited on nitrogen doped N-type 6H-silicon carbide using rapid thermal chemical vapor deposition are reported. The gases used in the deposition process were silane (diluted with argon), and nitrous oxide. The oxide was found to have an interface state density of 7×1011 cm-2 eV-1 and a low effective charge density of 1.1×10 11 cm-2. The deposited oxide is compared with oxide grown thermally on N-type 6H-silicon carbide by wet oxidation. The quality of the deposited oxide is found to be comparable to the quality of the thermal oxide. An excellent low thermal budget process to obtain good oxides on N-type 6H-silicon carbide has thus been demonstrated for the first time  相似文献   

11.
A planar heterojunction bipolar transistor (HBT) with an AlGaAs emitter layer epitaxially grown onto a selectively defined grown base layer, where the base is grown with the collector as part of the original epi, is discussed. The transistors fabricated with this process exhibit good gain and output characteristics. Transistors with 7×7 μm2 emitters have exhibited a DC current gain of 10 to 1000 for base doping from 1×1019 to 8×1017 cm3, respectively, and Early voltages ⩾100 V. The propagation delay of 19-stage ring oscillators was 87 ps/gate. The transistor-fabrication process was designed to be manufacturable, and the planar nature of the transistor surface should permit large-scale integration with good yields  相似文献   

12.
We have used a simple process to fabricate Si0.3Ge0.7/Si p-MOSFETs. The Si0.3Ge 0.7 is formed using deposited Ge followed by 950°C rapid thermal annealing and solid phase epitaxy that is process compatible with existing VLSI. A hole mobility of 250 cm2/Vs is obtained from the Si0.3Ge0.7 p-MOSFET that is ~two times higher than Si control devices and results in a consequent substantially higher current drive. The 228 Å Si0.3Ge0.7 thermal oxide grown at 1000°C has a high breakdown field of 15 MV/cm, low interface trap density (Dit) of 1.5×1011 eV-1 cm-2, and low oxide charge of 7.2×1010 cm-2. The source-drain junction leakage after implantation and 950°C RTA is also comparable with the Si counterpart  相似文献   

13.
A low-resistance self-aligned Ti-silicide process featuring selective silicon deposition and subsequent pre-amorphization (SEDAM) is proposed and characterized for sub-quarter micron CMOS devices. 0.15-μm CMOS devices with low-resistance and uniform TiSi2 on gate and source/drain regions were fabricated using the SEDAM process. Non-doped silicon films were selectively deposited on gate and source/drain regions to reduce suppression of silicidation due to heavily-doped As in the silicon. Silicidation was also enhanced by pre-amorphization, using ion-implantation, on the narrow gate and source/drain regions. Low-resistance and uniform TiSi2 films were achieved on all narrow, long n+ and p+ poly-Si and diffusion layers of 0.15-μm CMOS devices. TiSi2 films with a sheet resistance of 5 to 7 Ω/sq were stably and uniformly formed on 0.15-μm-wide n+ and p+ poly-Si. No degradation in leakage characteristics was observed in pn-junctions with TiSi2 films. It was confirmed that, using SEDAM, excellent device characteristics were achieved for 0.15-μm NMOSFET's and PMOSFET's with self-aligned TiSi2 films  相似文献   

14.
The optimization of a manufacturable self-aligned titanium silicide process is described. In particular, the integrity of the TiSi 2 layer has been studied versus the BPSG reflow conditions. Excellent contact resistance and very low leakage currents have been obtained. The good device parameters obtained with an n+ or n +/p+ gate have demonstrated that the self-aligned process can be integrated in a 0.8-μm double-metal CMOS process  相似文献   

15.
The deuterium concentration as high as 2×1020 cm -3 can be incorporated in rapid thermal oxide layers by a process of deuterium prebake and deuterium post oxidation anneal. The deuterium distributed not only at Si/oxide interface but also in the bulk oxide. The deuterium incorporation shows the improvement on soft breakdown characteristics and the interface state density at SiO2 /Si after stress. The addition of very high vacuum prebake process yields a deuterium concentration of 9× 1020 cm-3 , but also leads to the formation of rough oxide  相似文献   

16.
A new technology for forming a titanium-silicide shallow junction by combining germanium implantation with an amorphous-silicon (or a poly-silicon) buffer layer has been proposed for MOSFETs. The use of a buffer layer between Ti and Si can avoid the consumption of bulk-silicon and the recession of TiSi2 film into the source/drain junctions during the silicidation process. In this study, the important role of germanium-implantation on the formation of TiSi2 contacted p+/n junctions was examined. After subsequent implantation of Ge+ and B+ into the TiSi2 film, samples were annealed at different temperatures to form p +/n junctions and C54-TiSi2. Since the penetration of titanium atoms was suppressed due to the germanium-implantation, the periphery leakage and the generation leakage were improved and TiSi2/Si interfaces were even smooth. Therefore, p+/n junctions with a very low leakage current (0.192 nA/cm 2 at -5 V) and an excellent forward ideality factor (n≈1.002) can be obtained. From the secondary ion mass spectrometry (SIMS) analysis, the junction depth is 400  相似文献   

17.
Leakage currents and dielectric breakdown were studied in MIS capacitors of metal-aluminum oxide-silicon. The aluminum oxide was produced by thermally oxidizing AlN at 800-1160°C under dry O2 conditions. The AlN films were deposited by RF magnetron sputtering on p-type Si (100) substrates. Thermal oxidation produced Al 2O3 with a thickness and structure that depended on the process time and temperature. The MIS capacitors exhibited the charge regimes of accumulation, depletion, and inversion on the Si semiconductor surface. The best electrical properties were obtained when all of the AlN was fully oxidized to Al2O3 with no residual AlN. The MIS flatband voltage was near 0 V, the net oxide trapped charge density, Q0x, was less than 1011 cm -2, and the interface trap density, Dit, was less than 1011 cm-2 eV-1, At an oxide electric field of 0.3 MV/cm, the leakage current density was less than 10-7 A cm-2, with a resistivity greater than 10 12 Ω-cm. The critical field for dielectric breakdown ranged from 4 to 5 MV/cm. The temperature dependence of the current versus electric field indicated that the conduction mechanism was Frenkel-Poole emission, which has the property that higher temperatures reduce the current. This may be important for the reliability of circuits operating under extreme conditions. The dielectric constant ranged from 3 to 9. The excellent electronic quality of aluminum oxide may be attractive for field effect transistor applications  相似文献   

18.
We have investigated the gate oxide integrity of thermal oxides direct grown on high temperature formed Si0.3Ge0.7. Good oxide integrity is evidenced by the low interface-trap density of 5.9×1010 eV-1 cm-2, low oxide charge density of -5.6×1010 cm-2, and the small stress-induced leakage current after -3.3 V stress for 10 000 s. The good gate oxide integrity is due to the high temperature formed and strain-relaxed Si0.3Ge0.7 that has a original smooth surface and stable after subsequent high temperature process  相似文献   

19.
A novel process which uses N2+ implantation into polysilicon gates to suppress the agglomeration of CoSi2 in polycide gated MOS devices is presented. The thermal stability of CoSi2/polysilicon stacked layers can be dramatically improved by using N2+ implantation into polysilicon. The sheet resistance of the samples without N2+ implantation starts to increase after 875°C RTA for 30 s, while the sheet resistance of CoSi2 film is not increased at all after 950 and 1000°C RTA for 30 s if the dose of nitrogen is increased up to 2×1015 cm-2 and 6×1015 cm2, respectively, and TEM photographs show that the agglomeration of CoSi2 film is completely suppressed. It is found that the transformation to CoSi2 from CoSi is impeded by N2+ implantation such that the grain size of CoSi2 with N2+ implantation is much smaller than that without N2+ implantation. As a result, the thermal stability of CoSi2 is significantly improved by N2+ implantation into polysilicon  相似文献   

20.
Ultra-shallow p+/n and n+/p junctions were fabricated using a Silicide-As-Diffusion-Source (SADS) process and a low thermal budget (800-900°C). A thin layer (50 nm) of CoSi2 was implanted with As or with BF2 and subsequently annealed at different temperatures and times to form two ultra-shallow junctions with a distance between the silicide/silicon interface and the junction of 14 and 20 nm, respectively. These diodes were investigated by I-V and C-V measurements in the range of temperature between 80 and 500 K. The reverse leakage currents for the SADS diodes were as low as 9×10 -10 A/cm2 for p+/n and 2.7×10-9 A/cm2 for n+/p, respectively. The temperature dependence of the reverse current in the p +/n diode is characterized by a unique activation energy (1.1 eV) over all the investigated range, while in the n+/p diode an activation energy of about 0.42 eV is obtained at 330 K. The analysis of the forward characteristic of the diodes indicate that the p+ /n junctions have an ideal behavior, while the n+/p junctions have an ideality factor greater than one for all the temperature range of the measurements. TEM delineation results confirm that, in the case of As diffusion from CoSi2, the junction depth is not uniform and in some regions a Schottky diode is observed in parallel to the n+/p junction. Finally, from the C-V measurements, an increase of the diodes area of about a factor two is measured, and it is associated with the silicide/silicon interface roughness  相似文献   

设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号