首页 | 本学科首页   官方微博 | 高级检索  
相似文献
 共查询到20条相似文献,搜索用时 31 毫秒
1.
首次报道了辐照所引起的 SOI/ MOS器件 PD (部分耗尽 )与 FD (全耗尽 )过渡区的漂移 .基于含总剂量辐照效应的 SOI MOSFET统一模型 ,模拟了 FD与 PD过渡区随辐照剂量的漂移 .讨论了辐照引起 FD与 PD器件转化的原因 ,进一步分析了 FD与 PD器件的辐照效应  相似文献   

2.
王瑾  刘红侠  栾苏珍 《微电子学》2007,37(6):838-841
针对纳米器件中出现的量子化效应,考虑了薄层全耗尽SOI MOSFET沟道反型层电子的量子化,研究了反型层量子化效应对阈值电压的影响。结果表明,沟道反型层的量子化效应导致阈值电压增大,推导并给出了纳米尺度全耗尽SOI MOSFET的阈值电压修正模型。  相似文献   

3.
李瑞贞  韩郑生 《半导体学报》2005,26(12):2303-2308
提出了一种新的全耗尽SOI MOSFETs阈值电压二维解析模型.通过求解二维泊松方程得到器件有源层的二维电势分布函数,氧化层-硅界面处的电势最小值用于监测SOI MOSFETs的阈值电压.通过对不同栅长、栅氧厚度、硅膜厚度和沟道掺杂浓度的SOI MOSFETs的MEDICI模拟结果的比较,验证了该模型,并取得了很好的一致性.  相似文献   

4.
Classical modeling of fully inverted SOI MOSFET (FI MOSFET) has been performed. In FI MOSFETs, the top Si layer is thinner than the thickness of the inversion layer at the conducting state and so the depleted region in the top Si layer is completely eliminated. It was found that the gate electric field induces carriers in the channel more effectively in FI MOSFET than in the fully depleted SOI MOSFETs (FD MOSFET), so that the short channel effects can be suppressed significantly.  相似文献   

5.
The implementation of a general physics-based compact model for noise in silicon-on-insulator (SOI) MOSFETs is described. Good agreement is shown between model-predicted and measured low-frequency (LF) noise spectra. In particular, the behavior of an excess Lorentzian component that dominates the LF noise spectra of SOI MOSFETs is investigated. Shot noise associated with the generation and removal (via recombination or a body contact) of body charge is shown to underlie the behavior of the Lorentzian in both floating-body and body-tied-to-source SOI MOSFET's operating under partially depleted or “mildly” fully depleted conditions; the Lorentzian is suppressed when the body is “strongly” fully depleted. Good physical insight distinguishes the behavior of the Lorentzian components in all these devices, and predicts the occurrence of additional excess noise sources in future scaled technologies. Simple analytic expressions that approximate the full model are derived to provide the insight  相似文献   

6.
报道了一个含总剂量辐照效应的 SOI MOSFET统一模型 .该模型能自动计入体耗尽条件 ,不需要分类考虑不同膜厚时的情况 .模型计算结果与实验吻合较好 .该模型物理意义明确 ,参数提取方便 ,适合于抗辐照 SOI器件与电路的模拟 .  相似文献   

7.
A new 2D analytical drain current model is presented for symmetric double-gate fully depleted nanoscale SOI MOSFETs. Investigation of device parameters like transconductance for double-gate fully depleted nanoscale SOI MOSFETs is also carried out. Finally this work is concluded by modeling the cut-off frequency, which is one of the main figures of merit for analog/RF performance for double-gate fully depleted nanoscale SOI MOSFETs. The results of the modeling are compared with those obtained by a 2D ATLAS device simulator to verify the accuracy of the proposed model.  相似文献   

8.
In this paper we present a unified analytical drain current model for fully depleted and partially depleted SOI MOSFETs. The analytical model is based on a nonpinned surface potential approach and is valid in all regions of operation. It was developed by starting from a two-dimensional Poisson equation, and its accuracy has been verified with the experimental data of SOI MOSFETs  相似文献   

9.
本文详细研究了SOI/SDB薄膜全耗尽隐埋n沟 MOSFET的器件结构及导电机理,建立了明确的物理解析模型,给出了各种状态下器件工作电流的解析表达式。最后,将解析模型的计算结果与实验数据进行了比较和讨论。  相似文献   

10.
在非对称HALO结构的全耗尽SOI二维阈值电压解析模型的基础上,对阈值电压受隐埋层中二维效应的影响进行了讨论.通过与一维模型的比较,说明在深亚微米SOI MOSFET器件中隐埋层的二维效应会导致器件提前出现短沟道效应.新模型结果与二维数值模拟软件MEDICI吻合较好.  相似文献   

11.
A first-order model for the temperature dependence of threshold voltage in thin-film silicon-on-insulator (SOI) n-MOSFETs is described. The temperature dependence of the threshold voltage of thin-film SOI n-channel MOSFETs is analyzed. Threshold voltage variation with temperature is significantly smaller in thin-film (fully depleted) devices than in thick-film SOI and bulk devices. The threshold voltage is shown to be dependent on the depletion level of the device, i.e. whether it is fully depleted or not. There exists a critical temperature below which the device is fully depleted, and above which the device operates in the thick-film regime  相似文献   

12.
The mobility-thickness dependence in SOI films is clarified. Measurements in fully depleted SOI MOSFETs show that the low-field mobility at the front channel decreases by thinning the Si film or by sweeping the back gate from depletion into accumulation. We demonstrate that this mobility degradation is only apparent, being related to the potential value at the surface facing the channel. This opposite-surface potential induces an intrinsic vertical field which adds to the usual gate-related field. The mobility drop simply indicates a deviation from the low-field condition which cannot be achieved. We propose an updated model for proper extraction and interpretation of the low-field mobility. Pseudo-MOSFET results reveal the existence of a similar additional vertical field in bare SOI wafers, induced by charges present on the unpassivated surface. This intrinsic field increases in thinner films and affects pseudo-MOSFET conduction. The mobility decrease measured in SOI wafers with thinner films reflects the increasing impact of the intrinsic field and does not imply any degradation in quality of film-BOX interface.  相似文献   

13.
This paper investigated the temperature dependence of the cryogenic small-signal ac performances of multi-finger partially depleted (PD) silicon-on-insulator (SOI) metal oxide semiconductor field effect transistors (MOSFETs), with T-gate body contact (TB) structure. The measurement results show that the cut-off frequency increases from 78 GHz at 300 K to 120 GHz at 77 K and the maximum oscillation frequency increases from 54 GHz at 300 K to 80 GHz at 77 K, and these are mainly due to the effect of negative temperature dependence of threshold voltage and transconductance. By using a simple equivalent circuit model, the temperature-dependent small-signal parameters are discussed in detail. The understanding of cryogenic small-signal performance is beneficial to develop the PD SOI MOSFETs integrated circuits for ultra-low temperature applications.  相似文献   

14.
Short-channel single-gate SOI MOSFET model   总被引:3,自引:0,他引:3  
The authors derive an analytical model for threshold voltage for fully depleted single-gate silicon-on-insulator (SOI) MOSFETs taking into consideration the two-dimensional effects in both SOI and buried-oxide layers. Their model is valid for both long- and short-channel SOI MOSFETs and demonstrates the dependence of short-channel effects on the device parameters of channel-doping concentration, gate oxide, SOI, and buried-oxide thickness. It reproduces the numerical data for sub-0.1-/spl mu/m gate-length devices better than previous models.  相似文献   

15.
A new type of abnormal drain current (ADC) effect in fully depleted (FD) silicon-on-insulator (SOI) MOSFETs is reported. It is found that the drain current becomes abnormally large for specific front- and back-gate voltages. The drain current exhibits a transient effect due to the floating body behavior and no longer follows the conventional interface coupling theory for these specific front- and back-gate bias conditions. It is shown that the ADC can be generated by the combination of gate-induced drain leakage, transient effects, and parasitic bipolar transistor action in FD SOI MOSFETs.  相似文献   

16.
对SOI/SDB薄膜全耗尽隐埋N沟MOSFET(FDBC NMOSFET)的器件结构及导电机理进行了深入研究,建立了明确的物理解析模型,推导出各种状态下器件工作电流的解析表达式。并将解析模型的计算结果与实验数据进行了比较和讨论。  相似文献   

17.
This letter reports an enhanced substrate current at high gate bias in SOI MOSFETs. A comparison between coprocessed bulk and partially depleted SOI MOSFETs is used to present the enhancement unique to SOI devices and demonstrate the underlying mechanism. Other than electric field, a new source for carrier heating in the channel, i.e., self-lattice heating, is found to be responsible for the excess substrate current observed. The impact of this phenomenon on SOI device lifetime prediction and compact modeling under dynamic operating conditions typical of digital circuit operation is described. This SOI-specific enhancement must be considered in one-to-one comparisons between bulk and SOI MOSFETs regarding hot-carrier effects  相似文献   

18.
本文在分析薄膜全耗尽SOI器件特殊物理效应的基础上,建立了可细致处理饱和区工作特性的准二维电流模型。该模型包括了场效应载流子迁移率、速度饱和以及短沟道效应等物理效应,可以描述薄膜全耗尽SOI器件所特有的膜厚效应、正背栅耦合(背栅效应)等对器件特性的影响,并且保证了电流、电导及其导数在饱和点的连续性。将模型模拟计算结果与二维器件数值模拟结果进行了对比,在整个工作区域(不考虑载流子碰撞离化的情况下)二者吻合得很好。  相似文献   

19.
刘永光 《微电子学》1996,26(3):143-145
采用SIMOX材料,研制了一种全耗尽CMOS/SOI模拟开关电路,研究了全耗尽SOI MOS场效应晶体管的阈值电压与背栅偏置的依赖关系,对漏源击穿的Snapback特性进行分析,介绍了薄层CMOS/SIMOX制作工艺,给出了全耗尽CMOS/SOI电路的测试结果。  相似文献   

20.
This paper compared the performance of conventional fully depleted (FD) SOI MOSFETs and body-grounded nonfully depleted (NFD) SOI MOSFETs for analog applications, A new low-barrier body-contact (LBBC) technology has been developed to provide effective body contact. Experimental results show that the NFD MOSFET's with LBBC structure give one order of magnitude higher output resistance, significantly lower flicker noise, improved subthreshold characteristics, and minimal threshold voltage variation compared with conventional FD SOI MOSFETs. The device characteristics of the LBBC MOSFET's are more desirable for fabricating high performance analog or mixed analog/digital CMOS circuits  相似文献   

设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号