共查询到20条相似文献,搜索用时 15 毫秒
1.
A 1.57-GHz RF front-end for triple conversion GPS receiver 总被引:1,自引:0,他引:1
A low-power, 1.57 GHz RF front-end for a Global Positioning System (GPS) receiver has been designed in a 1.0 μm BiCMOS technology. It consists of a low noise amplifier with 15 dB of gain, a single balanced mixer with 6.3 mS of conversion gm, a Colpitts LC local oscillator, and an emitter coupled logic (ECL) divide-by-eight prescaler. This front-end has a single sideband (SSB) noise figure of 8.1 dB and is part of a triple conversion superheterodyne receiver whose IF frequencies are 179, 4.7, and 1.05 MHz. Low power consumption has been achieved, with 10.5 mA at 3 V supply voltage for the front-end, while the complete receiver is expected to draw about 12 mA 相似文献
2.
Hafizi M. Shen Feng Taoling Fu Schulze K. Ruth R. Schwab R. Karlsen P. Simmonds D. Qizheng Gu 《Solid-State Circuits, IEEE Journal of》2004,39(10):1622-1632
We report on the front-end of a highly integrated dual-band direct-conversion receiver IC for cdma-2000 mobile handset applications. The RF front-end included a CELL-band low-noise amplifier (LNA), dual-band direct-conversion quadrature I/Q down-converters, and a local-oscillator (LO) signal generation circuit. At 2.7 V, the LNA had a noise figure of 1.2 dB and input third-order intermodulation product (IIP3) of 9 dBm. I/Q down-converters had a noise figure of 4-5 dB and IIP3 of 4-5 dBm and IIP2 of 55 dBm. An on-chip phase-locked loop and external voltage-controlled oscillator generated the LO signal. The receiver RFIC was implemented in a 0.35-/spl mu/m SiGe BiCMOS process and meets or exceeds all cdma-2000 requirements when tested individually or on a handset. 相似文献
3.
Fayrouz Haddad Wenceslas Rahajandraibe Lakhdar Zaïd Oussama Frioui 《International Journal of Electronics》2013,100(3):319-331
The performance of signal-processing algorithms implemented in hardware depends on the efficiency of datapath, memory speed and address computation. Pattern of data access in signal-processing applications is complex and it is desirable to execute the innermost loop of a kernel in a single-clock cycle. This necessitates the generation of typically three addresses per clock: two addresses for data sample/coefficient and one for the storage of processed data. Most of the Reconfigurable Processors, designed for multimedia, focus on mapping the multimedia applications written in a high-level language directly on to the reconfigurable fabric, implying the use of same datapath resources for kernel processing and address generation. This results in inconsistent and non-optimal use of finite datapath resources. Presence of a set of dedicated, efficient Address Generator Units (AGUs) helps in better utilisation of the datapath elements by using them only for kernel operations; and will certainly enhance the performance. This article focuses on the design and application-specific integrated circuit implementation of address generators for complex addressing modes required by multimedia signal-processing kernels. A novel algorithm and hardware for AGU is developed for accessing data and coefficients in a bit-reversed order for fast Fourier transform kernel spanning over log?2 N stages, AGUs for zig-zag-ordered data access for entropy coding after Discrete Cosine Transform (DCT), convolution kernels with stored/streaming data, accessing data for motion estimation using the block-matching technique and other conventional addressing modes. When mapped to hardware, they scale linearly in gate complexity with increase in the size. 相似文献
4.
5.
Tatu S.O. Moldovan E. Ke Wu Bosisio R.G. Denidni T.A. 《Microwave Theory and Techniques》2005,53(9):2768-2776
A six-port Ka-band front-end architecture based on direct conversion for a software-defined radio application is proposed in this paper. The direct conversion is accomplished using six-port technology. In order to demodulate various phase-shift-keying/quadrature-amplitude-modulation (PSK/QAM) modulated signals at a high bit rate, a new analog baseband circuit was specially designed according to the I/Q equations presented in the theoretical part. An experimental prototype has been fabricated and measured. Simulation and measurement results for binary PSK, quaternary PSK (QPSK), 8 PSK, 16 PSK, and 16 QAM modulated signals at a bit rate up to 40 Mb/s are presented to validate the proposed approach. A software-defined radio can be designed using the new front-end and only two analog-to-digital converters (ADCs) because the I/Q output signals are generated by analog means. Previous six-port receivers make use of four ADCs to read the six-port dc levels and require digital computations to generate the I/Q output signals. With the proposed approach, the load of the signal processor will therefore be reduced and the modulation speed can be significantly increased using the same digital signal processor. 相似文献
6.
本文提出了一种应用于LTE直接变频接收机的CMOS射频前端电路。电路由低噪声跨导放大器(LNA),电流型无源混频器和跨阻运算放大器(TIA)组成,该结构对于LTE多频带应用具有高集成,高线性,并实现简单的频率配置。电路采用多个电流舵跨导级实现了大的可变增益控制范围。电流型无源混频器采用25%占空比本振改善了电路增益、噪声和线性性能。为了抑制带外干扰,采用直接耦合电流输入滤波器。该射频前端电路采用0.13-μm CMOS工艺设计制造。测试结果表明电路在2.3GHz到2.7GHz工作频率范围,具有45dB电压转换增益,噪声系数为2.7dB,IIP3为-7dBm以及校准后的IIP2为 60dBm。电路采用1.2V单电压供电,整个电路工作电流为40mA。 相似文献
7.
Woonyun Kim Sung-Gi Yang Jinhyuck Yu Heeseon Shin Wooseung Choo Byeong-Ha Park 《Solid-State Circuits, IEEE Journal of》2006,41(7):1535-1541
A second-order intercept point (IP2) calibration technique is developed using common-mode feedback (CMFB) circuitry in a direct-conversion receiver for wireless CDMA/PCS/GPS/AMPS applications. The IP2 calibrator is capable of providing different CMFB gain to tune its common-mode output impedance for each of the positive and negative mixer outputs. The CDMA mixer applying this method achieved a second-order input intercept point (IIP2) of 64 dBm, a third-order input intercept point (IIP3) of 4 dBm, a noise figure of 6.5 dB and a voltage gain of 42.2 dB. This result shows a 20 dB improvement from an uncalibrated IIP2 of 44 dBm. The receiver RFIC is implemented in a 0.5-/spl mu/m SiGe BiCMOS process, and it operates from a 2.7 to 3.1 V single power supply. 相似文献
8.
Waite H. Ta P. Chen J. Li H. Gao M. Chang C.S. Chang Y.S. Redman-White W. Charlon O. Fan Y. Perkins R. Brunel D. Soudee E. Lecacheur N. Clamagirand S. 《Solid-State Circuits, IEEE Journal of》2004,39(7):1175-1179
This paper describes a highly integrated CDMA 2000 US-CEL band (880-MHz) receiver. The single-chip zero-IF design incorporates all receiver signal-path functions including the low-noise amplifier (LNA) on a single die. The complete receiver design exceeds the stringent linearity and local oscillator (LO) leakage requirements for this standard arising from the coexistence with narrow-band FM signals. The integrated LNA achieves 1.0-dB noise figure with +9-dBm IIP3 at high gain, and by maintaining LO leakage to the antenna port well below -80 dBm at all gain settings, no external LNA is required. The receiver is fabricated in a 0.25-/spl mu/m 40-GHz f/sub t/ BICMOS technology, and occupies 3 mm/sup 2/. 相似文献
9.
A dual-band reconfigurable wireless receiver RF front-end is presented, which is based on the directconversion principle and consists of a low noise amplifer (LNA) and a down-converter. By utilizing a compact switchable on-chip symmetrical inductor, the RF front-end could be switched between two operation frequency bands without extra die area cost. This RF front-end has been implemented in the 180 nm CMOS process and the measured results show that the front-end could provide a gain of 25 dB and IIP3 of 6 dBm at 2.2 GHz, and a gain of 18.8 dB and IIP3 of 7.3 dBm at 4.5 GHz. The whole front-end consumes 12 mA current at 1.2 V voltage supply for the LNA and 2.1 mA current at 1.8 V for the mixer, with a die area of 1.2 × 1 mm^2. 相似文献
10.
6 dBm at 2.2 GHz, and a gain of 18.8 dB and IIP3 of 7.3 dBm at 4.5 GHz. The whole front-end consumes 12 mA current at 1.2 V voltage supply for the LNA and 2.1 mA current at 1.8 V for the mixer, with a die area of 1.2 × 1 mm2. 相似文献
11.
Jouni Kaukovuori Jussi Ryynänen Mikko Kaltiokallio Kari A. I. Halonen 《Analog Integrated Circuits and Signal Processing》2009,59(2):117-128
This paper describes a direct-conversion RF front-end designed for a dual-band WiMedia UWB receiver. The front-end operates
in band group BG1 and BG3 frequencies. It includes multi-stage LNAs, down-conversion mixers, a polyphase filter for quadrature
local oscillator (LO) signal generation, and LO buffers. The UWB receiver is targeted for a mobile handset, where several
other radios can be simultaneously on. Therefore, special attention was paid on minimizing the interference from different
wireless systems. The front-end achieves approximately 26-dB gain and 4.9–5.6-dB noise figure (NF) across three sub-bands
of BG1. In BG3 mode it obtains 23–26-dB gain and 6.9–7.7-dB NF. The front-end consumes 48.1 and 42.7 mA from a 1.2-V supply
voltage in BG1 and BG3 operation modes, respectively. The chip was implemented in a 0.13-μm CMOS. 相似文献
12.
A CMOS RF front-end for a multistandard WLAN receiver 总被引:1,自引:0,他引:1
Kishore Rama Rao Wilson J. Ismail M. 《Microwave and Wireless Components Letters, IEEE》2005,15(5):321-323
This letter describes the design and performance of a dual band tri-mode receiver front-end compliant with the IEEE 802.11a, b, and g standards. The receiver front-end was built in a 0.18-/spl mu/m CMOS process and achieves a noise figure of 4.7 dB/5.1 dB for the 2.4-GHz/5-GHz bands, respectively. The receiver front-end provides a dual gain mode of 5 dB/30 dB with an IIP3 of -1dBm for the low gain mode. The front-end draws 25 mA/27 mA from a 1.8-V supply for the 2.4-GHz/5-GHz bands, respectively. 相似文献
13.
Baoyong Chi Shuguang Han Zhihua Wang 《Analog Integrated Circuits and Signal Processing》2011,67(2):131-136
A low power direct-conversion receiver RF front-end with high in-band IIP2/IIP3 and low 1/f noise is presented. The front-end
includes the differential low noise amplifier, the down-conversion mixer, the LO buffer, the IF buffer and the bandgap reference.
A modified common source topology is used as the input stages of the down-conversion mixer (and the LNA) to improve IIP2 of
the receiver RF front-end while maintaining high IIP3. A shunt LC network is inserted into the common-source node of the switching
pairs in the down-conversion mixer to absorb the parasitic capacitance and thus improve IIP2 and lower down the 1/f noise
of the down-conversion mixer. The direct-conversion receiver RF front-end has been implemented in 0.18 μm CMOS process. The
measured results show that the 2 GHz receiver RF front-end achieves +33 dBm in-band IIP2, 21 dB power gain, 6.2 dB NF and
−2.3 dBm in-band IIP3 while only drawing 6.7 mA current from a 1.8 V power supply. 相似文献
14.
A 1.2-V RF front-end with on-chip VCO for PCS 1900 direct conversion receiver in 0.13-/spl mu/m CMOS
Sivonen P. Tervaluoto J. Mikkola N. Parssinen A. 《Solid-State Circuits, IEEE Journal of》2006,41(2):384-394
In this paper, a 1.2-V RF front-end realized for the personal communications services (PCS) direct conversion receiver is presented. The RF front-end comprises a low-noise amplifier (LNA), quadrature mixers, and active RC low-pass filters with gain control. Quadrature local oscillator (LO) signals are generated on chip by a double-frequency voltage-controlled oscillator (VCO) and frequency divider. A current-mode interface between the downconversion mixer output and analog baseband input together with a dynamic matching technique simultaneously improves the mixer linearity, allows the reduction of flicker noise due to the mixer switches, and minimizes the noise contribution of the analog baseband. The dynamic matching technique is employed to suppress the flicker noise of the common-mode feedback (CMFB) circuit utilized at the mixer output, which otherwise would dominate the low-frequency noise of the mixer. Various low-voltage circuit techniques are employed to enhance both the mixer second- and third-order linearity, and to lower the flicker noise. The RF front-end is fabricated in a 0.13-/spl mu/m CMOS process utilizing only standard process options. The RF front-end achieves a voltage gain of 50 dB, noise figure of 3.9 dB when integrated from 100 Hz to 135 kHz, IIP3 of -9 dBm, and at least IIP2 of +30dBm without calibration. The 4-GHz VCO meets the PCS 1900 phase noise specifications and has a phase noise of -132dBc/Hz at 3-MHz offset. 相似文献
15.
A 5GHz low power direct conversion receiver radio frequency front-end with balun LNA is presented. A hybrid common gate and common source structure balun LNA is adopted,and the capacitive cross-coupling technique is used to reduce the noise contribution of the common source transistor.To obtain low l/f noise and high linearity,a current mode passive mixer is preferred and realized.A current mode switching scheme can switch between high and low gain modes,and meanwhile it can not only perform good linearity but save power consumption at low gain mode.The front-end chip is manufactured on a 0.13-μm CMOS process and occupies an active chip area of 1.2 mm~2.It achieves 35 dB conversion gain across 4.9-5.1 GHz,a noise figure of 7.2 dB and an IIP3 of -16.8 dBm,while consuming 28.4 mA from a 1.2 V power supply at high gain mode.Its conversion gain is 13 dB with an IIP3 of 5.2 dBm and consumes 21.5 mA at low gain mode. 相似文献
16.
A 5GHz low power direct conversion receiver radio frequency front-end with balun LNA is presented. A hybrid common gate and common source structure balun LNA is adopted, and the capacitive cross-coupling technique is used to reduce the noise contribution of the common source transistor. To obtain low 1/f noise and high linearity, a current mode passive mixer is preferred and realized. A current mode switching scheme can switch between high and low gain modes, and meanwhile it can not only perform good linearity but save power consumption at low gain mode. The front-end chip is manufactured on a 0.13-μm CMOS process and occupies an active chip area of 1.2 mm2. It achieves 35 dB conversion gain across 4.9-5.1 GHz, a noise figure of 7.2 dB and an IIP3 of -16.8 dBm, while consuming 28.4 mA from a 1.2 V power supply at high gain mode. Its conversion gain is 13 dB with an IIP3 of 5.2 dBm and consumes 21.5 mA at low gain mode. 相似文献
17.
Fazel Ziba Atarodi Mojtaba Sadughi Sirus 《Analog Integrated Circuits and Signal Processing》2021,108(2):391-408
Analog Integrated Circuits and Signal Processing - Due to wireless communication’s rapid growth, the need for low power integrated transceivers is increasing. The receiver power is a major... 相似文献
18.
H. Trabelsi G. Bouzid F. Derbel M. Masmoudi 《International Journal of Electronics》2013,100(3):291-303
This paper presents simulation results of the receiver section of a frequency-hopped spread-spectrum transceiver operating in the 863–870 MHz European band for wireless sensor applications. The receiver is designed for binary frequency-shift keying (BFSK) modulation, communicating a maximum data rate of 20 kb/s. The receiver combines a low-noise amplifier with down conversion mixer, a low-pass channel-select filter and a limiter. The various block parameters of the receiver like noise figure, gain and IIP3 are simulated and optimized to meet receiver specifications. The receiver simulations show 51.1 dB conversion gain, -7 dBm IIP3, -15 dB return loss (S11) and 10 dB NF. 相似文献
19.
20.
Taeksang Song Hyoung-Seok Oh Songcheol Hong Euisik Yoon 《Microwave and Wireless Components Letters, IEEE》2006,16(4):206-208
A 2.4-GHz fully integrated CMOS receiver front-end using current-reused folded-cascode circuit scheme is presented. A configuration utilizing vertically stacked low-noise amplifier (LNA) and a folded-cascode mixer is proposed to improve both conversion gain and noise figure suitable for sub-mW receiver circuits. The proposed front-end achieves a conversion gain of 31.5dB and a noise figure of 11.8dB at 10MHz with 500-/spl mu/A bias current from a 1.0-V power supply. The conversion gain and noise figure improvements of the proposed front-end over a conventional merged LNA and single-balanced mixer are 11dB and 7.2dB at 10MHz, respectively, with the same power consumption of 500/spl mu/W. 相似文献