全文获取类型
收费全文 | 6647篇 |
免费 | 445篇 |
国内免费 | 18篇 |
专业分类
电工技术 | 127篇 |
综合类 | 9篇 |
化学工业 | 1459篇 |
金属工艺 | 244篇 |
机械仪表 | 409篇 |
建筑科学 | 126篇 |
矿业工程 | 2篇 |
能源动力 | 234篇 |
轻工业 | 622篇 |
水利工程 | 22篇 |
石油天然气 | 6篇 |
无线电 | 1152篇 |
一般工业技术 | 1406篇 |
冶金工业 | 415篇 |
原子能技术 | 71篇 |
自动化技术 | 806篇 |
出版年
2024年 | 7篇 |
2023年 | 84篇 |
2022年 | 124篇 |
2021年 | 217篇 |
2020年 | 153篇 |
2019年 | 177篇 |
2018年 | 219篇 |
2017年 | 217篇 |
2016年 | 246篇 |
2015年 | 225篇 |
2014年 | 320篇 |
2013年 | 435篇 |
2012年 | 445篇 |
2011年 | 527篇 |
2010年 | 346篇 |
2009年 | 394篇 |
2008年 | 347篇 |
2007年 | 264篇 |
2006年 | 279篇 |
2005年 | 226篇 |
2004年 | 209篇 |
2003年 | 183篇 |
2002年 | 177篇 |
2001年 | 145篇 |
2000年 | 123篇 |
1999年 | 127篇 |
1998年 | 205篇 |
1997年 | 139篇 |
1996年 | 78篇 |
1995年 | 83篇 |
1994年 | 67篇 |
1993年 | 59篇 |
1992年 | 45篇 |
1991年 | 37篇 |
1990年 | 30篇 |
1989年 | 23篇 |
1988年 | 10篇 |
1987年 | 17篇 |
1986年 | 16篇 |
1985年 | 12篇 |
1984年 | 15篇 |
1983年 | 10篇 |
1982年 | 4篇 |
1981年 | 3篇 |
1980年 | 5篇 |
1979年 | 7篇 |
1978年 | 3篇 |
1977年 | 5篇 |
1976年 | 10篇 |
1975年 | 4篇 |
排序方式: 共有7110条查询结果,搜索用时 179 毫秒
71.
Sung-Chan Kim Baek-Seok Ko Tae-Jong Baek Byeong-Ok Lim An D. Dong-Hoon Shin Jin-Koo Rhee 《Microwave and Wireless Components Letters, IEEE》2005,15(10):652-654
The hybrid ring coupler was designed and fabricated on a GaAs substrate using surface micromachining techniques, which adopted dielectric-supported air-gapped microstrip line (DAML) structure. The fabrication process of DAML is compatible with the standard monolithic microwave integrated circuit (MMIC) techniques, and the hybrid ring coupler can be simply integrated into a plane-structural MMIC. The fabricated hybrid ring coupler shows wideband characteristics of the coupling loss of 3.57 /spl plusmn/ 0.22dB and the transmission loss of 3.80 /spl plusmn/ 0.08dB across the measured frequency range of 85 to 105GHz. The isolation characteristics and output phase differences are -34dB and 180/spl plusmn/1/spl deg/, at 94GHz, respectively. 相似文献
72.
The effects of the surface energy of polymer gate dielectrics on pentacene morphology and the electrical properties of pentacene field‐effect transistors (FETs) are reported, using surface‐energy‐controllable poly(imide‐siloxane)s as gate‐dielectric layers. The surface energy of gate dielectrics strongly influences the pentacene film morphology and growth mode, producing Stranski–Krastanov growth with large and dendritic grains at high surface energy and three‐dimensional island growth with small grains at low surface energy. In spite of the small grain size (≈ 300 nm) and decreased ordering of pentacene molecules vertical to the gate dielectric with low surface energy, the mobility of FETs with a low‐surface‐energy gate dielectric is larger by a factor of about five, compared to their high‐surface‐energy counterparts. In pentacene growth on the low‐surface‐energy gate dielectric, interconnection between grains is observed and gradual lateral growth of grains causes the vacant space between grains to be filled. Hence, the higher mobility of the FETs with low‐surface‐energy gate dielectrics can be achieved by interconnection and tight packing between pentacene grains. On the other hand, the high‐surface‐energy dielectric forms the first pentacene layer with some voids and then successive, incomplete layers over the first, which can limit the transport of charge carriers and cause lower carrier mobility, in spite of the formation of large grains (≈ 1.3 μm) in a thicker pentacene film. 相似文献
73.
Leon A. S. Tam K. W. Shin J. L. Weisner D. Schumacher F. 《Solid-State Circuits, IEEE Journal of》2007,42(1):7-16
This first generation of "Niagara" SPARC processors implements a power-efficient Chip Multi-Threading (CMT) architecture which maximizes overall throughput performance for commercial workloads. The target performance is achieved by exploiting high bandwidth rather than high frequency, thereby reducing hardware complexity and power. The UltraSPARC T1 processor combines eight four-threaded 64-b cores, a floating-point unit, a high-bandwidth interconnect crossbar, a shared 3-MB L2 Cache, four DDR2 DRAM interfaces, and a system interface unit. Power and thermal monitoring techniques further enhance CMT performance benefits, increasing overall chip reliability. The 378-mm2 die is fabricated in Texas Instrument's 90-nm CMOS technology with nine layers of copper interconnect. The chip contains 279 million transistors and consumes a maximum of 63 W at 1.2 GHz and 1.2 V. Key functional units employ special circuit techniques to provide the high bandwidth required by a CMT architecture while optimizing power and silicon area. These include a highly integrated integer register file, a high-bandwidth interconnect crossbar, the shared L2 cache, and the IO subsystem. Key aspects of the physical design methodology are also discussed 相似文献
74.
Jubong ParkSeungjae Jung Joonmyoung LeeWootae Lee Seonghyun KimJungho Shin Hyunsang Hwang 《Microelectronic Engineering》2011,88(7):1136-1139
We investigated the resistive switching characteristics of Ir/TiOx/TiN structure with 50 nm active area. We successfully formed ultra-thin (4 nm) TiOx active layer using oxidation process of TiN BE, which was confirmed by X-ray Photoelectron Spectroscopy (XPS) depth profiling. Compared to large area device (50 μm), which shows only ohmic behavior, 250 and 50 nm devices show very stable resistive switching characteristics. Due to the formation and rupture of oxygen vacancies induced conductive filament at Ir and TiOx interface, bipolar resistive switching was occurred. We obtained excellent switching endurance up to 106 times with 100 ns pulse and negligible degradation of each resistance state at 85 °C up to 104 s. 相似文献
75.
Dong Hyeop Shin Ji Hye Kim Young Min Shin Kyung Hoon Yoon Essam A. Al‐Ammar Byung Tae Ahn 《Progress in Photovoltaics: Research and Applications》2013,21(2):217-225
ZnS is a candidate to replace CdS as the buffer layer in Cu(In,Ga)Se2 (CIGS) solar cells for Cd‐free commercial product. However, the resistance of ZnS is too large, and the photoconductivity is too small. Therefore, the thickness of the ZnS should be as thin as possible. However, a CIGS solar cell with a very thin ZnS buffer layer is vulnerable to the sputtering power of the ZnO : Al window layer deposition because of plasma damage. To improve the efficiency of CIGS solar cells with a chemical‐bath‐deposited ZnS buffer layer, the effect of the plasma damage by the sputter deposition of the ZnO : Al window layer should be understood. We have found that the efficiency of a CIGS solar cell consistently decreases with an increase in the sputtering power for the ZnO : Al window layer deposition onto the ZnS buffer layer because of plasma damage. To protect the ZnS/CIGS interface, a bilayer ZnO : Al film was developed. It consists of a 50‐nm‐thick ZnO : Al plasma protection layer deposited at a sputtering power of 50 W and a 100‐nm‐thick ZnO : Al conducting layer deposited at a sputtering power of 200 W. The introduction of a 50‐nm‐thick ZnO : Al layer deposited at 50 W prevented plasma damage by sputtering, resulting in a high open‐circuit voltage, a large fill factor, and shunt resistance. The ZnS/CIGS solar cell with the bilayer ZnO : Al film yielded a cell efficiency of 14.68%. Therefore, the application of bilayer ZnO : Al film to the window layer is suitable for CIGS solar cells with a ZnS buffer layer. Copyright © 2012 John Wiley & Sons, Ltd. 相似文献
76.
Lan Kim Moo Whan Shin 《Components and Packaging Technologies, IEEE Transactions on》2007,30(4):632-636
Thermal transient measurements of high power GaN-based light-emitting diodes (LEDs) with multichip designs are presented and discussed in the paper. Once transient cooling curve was obtained, the structure function theory was applied to determine the thermal resistance of packages. The total thermal resistance from junction to ambient considering optical power is 19.87 K/W, 10.78 K/W, 6.77 K/W for the one-chip, two-chip and four-chip packages, respectively. The contribution of each component to the total thermal resistance of the package can be determined from the cumulative structure function and differential structure function. The total thermal resistance of multichip packages is found to decrease with the number of chips due to parallel heat dissipation. However, the effect of the number of chips on thermal resistance of package strongly depends on the ratio of partial thermal resistance of chip and that of slug. Therefore, an important thermal design rule for packaging of high power multichip LEDs has been analogized. 相似文献
77.
78.
Byeonghak Park Jong Uk Kim Jisun Kim Dongha Tahk Chanho Jeong Jehyung Ok Joo Hwan Shin Daeshik Kang Tae‐il Kim 《Advanced functional materials》2019,29(40)
As eidetic signal recognition has become important, displaying mechanical signals visually has imposed huge demands for simple readability and without complex signal processing. Such visualization of mechanical signals is used in delicate urgent medical or safety‐related industries. Accordingly, chromic materials are considered to facilitate visualization with multiple colors and simple process. However, the response and recovery time is very long, such that rapid regular signals are unable to be detected, i.e., physiological signals, such as respiration. Here, the simple visualization of low strain ≈2%, with ultrasensitive crack‐based strain sensors with a hierarchical thermochromic layer is suggested. The sensor shows a gradient color change from red to white color in each strain, which is attributed to the hierarchical property, and the thermal response (recovery) time is dramatically minimized within 0.6 s from 45 to 37 °C, as the hierarchical membrane is inspired by termite mounds for efficient thermal management. The fast recovery property can be taken advantage of in medical fields, such as monitoring regular respiration, and the color changes can be delicately monitored with high accuracy by software on a mobile phone. 相似文献
79.
80.
This paper proposes a computationally efficient learning‐based super‐resolution algorithm using k‐means clustering. Conventional learning‐based super‐resolution requires a huge dictionary for reliable performance, which brings about a tremendous memory cost as well as a burdensome matching computation. In order to overcome this problem, the proposed algorithm significantly reduces the size of the trained dictionary by properly clustering similar patches at the learning phase. Experimental results show that the proposed algorithm provides superior visual quality to the conventional algorithms, while needing much less computational complexity. 相似文献