全文获取类型
收费全文 | 564237篇 |
免费 | 7510篇 |
国内免费 | 1788篇 |
专业分类
电工技术 | 10237篇 |
综合类 | 477篇 |
化学工业 | 84373篇 |
金属工艺 | 20400篇 |
机械仪表 | 16296篇 |
建筑科学 | 15261篇 |
矿业工程 | 2092篇 |
能源动力 | 14957篇 |
轻工业 | 54978篇 |
水利工程 | 5112篇 |
石油天然气 | 5662篇 |
武器工业 | 21篇 |
无线电 | 70901篇 |
一般工业技术 | 106857篇 |
冶金工业 | 105153篇 |
原子能技术 | 9735篇 |
自动化技术 | 51023篇 |
出版年
2021年 | 3945篇 |
2019年 | 3685篇 |
2018年 | 5931篇 |
2017年 | 6056篇 |
2016年 | 6428篇 |
2015年 | 4834篇 |
2014年 | 8094篇 |
2013年 | 26156篇 |
2012年 | 13957篇 |
2011年 | 19795篇 |
2010年 | 15468篇 |
2009年 | 17647篇 |
2008年 | 18602篇 |
2007年 | 18929篇 |
2006年 | 16698篇 |
2005年 | 15624篇 |
2004年 | 15113篇 |
2003年 | 14817篇 |
2002年 | 14119篇 |
2001年 | 14365篇 |
2000年 | 13443篇 |
1999年 | 14139篇 |
1998年 | 32698篇 |
1997年 | 23648篇 |
1996年 | 18696篇 |
1995年 | 14394篇 |
1994年 | 12939篇 |
1993年 | 12426篇 |
1992年 | 9436篇 |
1991年 | 9027篇 |
1990年 | 8553篇 |
1989年 | 8315篇 |
1988年 | 7960篇 |
1987年 | 6770篇 |
1986年 | 6660篇 |
1985年 | 8019篇 |
1984年 | 7524篇 |
1983年 | 6705篇 |
1982年 | 6112篇 |
1981年 | 6221篇 |
1980年 | 5797篇 |
1979年 | 5785篇 |
1978年 | 5519篇 |
1977年 | 6494篇 |
1976年 | 8751篇 |
1975年 | 4649篇 |
1974年 | 4480篇 |
1973年 | 4380篇 |
1972年 | 3526篇 |
1971年 | 3163篇 |
排序方式: 共有10000条查询结果,搜索用时 0 毫秒
71.
The three-dimensional structure of glutathione S-transferase from Arabidopsis thaliana has been solved at 2.2 A resolution (Reinemer et al., 1996). The enzyme forms a dimer of two identical subunits. The structure shows a new G-site architecture and a novel and unique dimer interface. Each monomer of the protein forms a separate G-site. Therefore, the requirements on the dimer interface are reduced. As a consequence, the interactions between the monomers are weaker and residues at the dimer interface are more variable. Thus, the dimer interface looses its relevance for a classification of plant glutathione S-transferases and the formation of heterodimers becomes even more difficult to predict. 相似文献
72.
Cresswell M.W. Allen R.A. Guthrie W.F. Sniegowski J.J. Ghoshtagore R.N. Linholm L.W. 《Semiconductor Manufacturing, IEEE Transactions on》1998,11(2):182-193
The physical widths of reference features incorporated into electrical linewidth test structures patterned in films of monocrystalline silicon have been determined from Kelvin voltage measurements. The films in which the test structures are patterned are electrically insulated from the bulk-silicon substrate by a layer of silicon dioxide provided by SIMOX (Separation by the IMplantation of OXygen) processing. The motivation is to facilitate the development of linewidth reference materials for critical-dimension (CD) metrology-instrument calibration. The selection of the (110) orientation of the starting silicon and the orientation of the structures' features relative to the crystal lattice enable a lattice-plane-selective etch to generate reference-feature properties of rectangular cross section and atomically planar sidewalls. These properties are highly desirable for CD applications in which feature widths are certified with nanometer-level uncertainty for use by a diverse range of CD instruments. End applications include the development and calibration of new generations of CD instruments directed at controlling processes for manufacturing devices having sub-quarter-micrometer features 相似文献
73.
A new commercially available diode model is described. This unified model is capable of simulating the widest range of diode technologies of any presently available. The emphasis of this paper is on describing the model's extensive features and flexibility in the different domains of operation and is of particular interest in power applications 相似文献
74.
75.
The capacitive idling converters derived from the Cuk, SEPIC, Zeta, and flyback topologies allow soft commutation of power switches without the need for additional circuitry, making it possible to increase the switching frequency while maintaining high efficiency 相似文献
76.
77.
Uses a Markov process to model a real-time expert system architecture characterized by message passing and event-driven scheduling. The model is applied to the performance evaluation of rule grouping for real-time expert systems running on this architecture. An optimizing algorithm based on Kernighan-Lin heuristic graph partitioning for the real-time architecture is developed and a demonstration system based on the model and algorithm has been developed and tested on a portion of the advanced GPS receiver (AGR) and manned manoeuvring unit (MMU) knowledge bases 相似文献
78.
Implementing a neural network on a digital or mixed analog and digital chip yields the quantization of the synaptic weights dynamics. This paper addresses this topic in the case of Kohonen's self-organizing maps. We first study qualitatively how the quantization affects the convergence and the properties, and deduce from this analysis the way to choose the parameters of the network (adaptation gain and neighborhood). We show that a spatially decreasing neighborhood function is far more preferable than the usually rectangular neighborhood function, because of the weight quantization. Based on these results, an analog nonlinear network, integrated in a standard CMOS technology, and implementing this spatially decreasing neighborhood function is then presented. It can be used in a mixed analog and digital circuit implementation. 相似文献
79.
80.
Translated from Kibernetika i Sistemnyi Analiz, No. 2, pp. 95–112, March–April, 1994. 相似文献