全文获取类型
收费全文 | 102974篇 |
免费 | 1347篇 |
国内免费 | 1230篇 |
专业分类
电工技术 | 1928篇 |
综合类 | 138篇 |
化学工业 | 10510篇 |
金属工艺 | 5457篇 |
机械仪表 | 3195篇 |
建筑科学 | 2035篇 |
矿业工程 | 159篇 |
能源动力 | 2961篇 |
轻工业 | 6061篇 |
水利工程 | 704篇 |
石油天然气 | 668篇 |
武器工业 | 15篇 |
无线电 | 15949篇 |
一般工业技术 | 21765篇 |
冶金工业 | 25275篇 |
原子能技术 | 1385篇 |
自动化技术 | 7346篇 |
出版年
2022年 | 454篇 |
2021年 | 702篇 |
2020年 | 523篇 |
2019年 | 677篇 |
2018年 | 1131篇 |
2017年 | 1093篇 |
2016年 | 1177篇 |
2015年 | 925篇 |
2014年 | 1492篇 |
2013年 | 4672篇 |
2012年 | 2571篇 |
2011年 | 3844篇 |
2010年 | 3099篇 |
2009年 | 3719篇 |
2008年 | 3893篇 |
2007年 | 4082篇 |
2006年 | 3691篇 |
2005年 | 3328篇 |
2004年 | 3179篇 |
2003年 | 3025篇 |
2002年 | 2672篇 |
2001年 | 2972篇 |
2000年 | 2720篇 |
1999年 | 3079篇 |
1998年 | 9456篇 |
1997年 | 6158篇 |
1996年 | 4762篇 |
1995年 | 3165篇 |
1994年 | 2788篇 |
1993年 | 2725篇 |
1992年 | 1628篇 |
1991年 | 1594篇 |
1990年 | 1520篇 |
1989年 | 1324篇 |
1988年 | 1172篇 |
1987年 | 863篇 |
1986年 | 887篇 |
1985年 | 916篇 |
1984年 | 803篇 |
1983年 | 699篇 |
1982年 | 699篇 |
1981年 | 681篇 |
1980年 | 567篇 |
1979年 | 476篇 |
1978年 | 414篇 |
1977年 | 535篇 |
1976年 | 959篇 |
1975年 | 299篇 |
1974年 | 276篇 |
1973年 | 256篇 |
排序方式: 共有10000条查询结果,搜索用时 10 毫秒
991.
Radar reflectivity in snowfall 总被引:1,自引:0,他引:1
Backscattering properties of dry snowflakes at different microwave frequencies are examined. It is shown that the Rayleigh approximation does not often provide the necessary accuracy for snowflake reflectivity calculations for radar wavelengths used in meteorology; however, another simple approximation, the Rayleigh-Gans approximation, can be safely used for such calculations. Reflectivity-snowfall rate relationships are derived for different snow densities and different radar frequencies. It is shown that dual-wavelength radar measurements can be used for estimating the effective sizes of snowflakes. Experimental data obtained during radar snowfall measurements in the WISP project of 1991 with the NOAA X - and Ka -band radars are found to be consistent with the described theoretical results 相似文献
992.
The dependences of both oxidation-resistant and self-aligned silicidation properties on the thicknesses of top amorphous-Si (a-Si) and Ti metal in an a-Si/Ti bilayer process are presented. It is shown that a thin silicide layer formed during the reaction between a-Si and Ti films becomes a stable oxidation and nitridation barrier for oxygen- and nitrogen-related impurities. Moreover, the formation sequence of the silicide phase depends not only on the annealing temperature but also on the thickness of the Ti film. In addition, the preferential orientation of the silicide phase after annealing at high temperature also shows a strong dependence on the thickness of Ti film, which is attributed to the difference of the grain size in the polycrystalline silicide film. The allowed process window for the a-Si thickness can be determined experimentally and a reproducible and homogeneous self-aligned TiSi2 film can be easily obtained by using the a-Si/Ti bilayer process in salicide applications despite high-level contaminations of oxygen impurities in both the as-deposited Ti film and the annealing ambient 相似文献
993.
Kirihata T. Dhong S.H. Kitamura K. Sunaga T. Katayama Y. Scheuerlein R.E. Satoh A. Sakaue Y. Tobimatsu K. Hosokawa K. Saitoh T. Yoshikawa T. Hashimoto H. Kazusawa M. 《Solid-State Circuits, IEEE Journal of》1992,27(9):1222-1228
A 4-Mb high-speed DRAM (HSDRAM) has been developed and fabricated by using 0.7-μm L eff CMOS technology with PMOS arrays inside n -type wells and p-type substrate plate trench cells. The 13.18-mm×6.38-mm chip, organized as either 512 K word×8 b or 1 M word×4 b, achieves a nominal random-access time of 14 ns and a nominal column-access time of 7 ns, with a 3.6-V V cc and provision of address multiplexing. The high level of performance is achieved by using a short-signal-path architecture with center bonding pads and a pulsed sensing scheme with a limited bit-line swing. A fast word-line boosting scheme and a two-stage word-line delay monitor provide fast word-line transition and detection. A new data output circuit, which interfaces a 3.6-V V cc to a 5-V bus with an NMOS-only driver, also contributes to the fast access speed by means of a preconditioning scheme and boosting scheme. Limiting the bit-line voltage swing for bit-line sensing results in a low power dissipation of 300 mW for a 60-ns cycle time 相似文献
994.
Wang K.-C. Beccue S.M. Chang M.-C.F. Nubling R.B. Cappon A.M. Tsen T.C.-T. Chen D.M. Asbeck P.M. Kwok C.Y. 《Solid-State Circuits, IEEE Journal of》1992,27(10):1372-1378
A novel logic approach, diode-HBT logic (DHL), that is implemented with GaAlAs/GaAs HBTs and Schottky diodes to provide high-density and low-power digital circuit operation is described. This logic family was realized with the same technology used to produce emitter-coupled-logic/current-mode-logic (ECL/CML) circuits. The logic operation was demonstrated with a 19-stage ring oscillator and a frequency divider. A gate delay of 160 ps was measured with 1.1 mW of power per gate. The divider worked properly up to 6 GHz. Layouts of a DHL flip-flop and divider showed that circuit area and transistor count can be reduced by about a factor of 3, relative to ECL/CML circuits. The new logic approach allows monolithic integration of high-speed ECL/CML circuits with high-density DHL circuits with high-density DHL circuits 相似文献
995.
Historical review of OCR research and development 总被引:36,自引:0,他引:36
Mori S. Suen C.Y. Yamamoto K. 《Proceedings of the IEEE. Institute of Electrical and Electronics Engineers》1992,80(7):1029-1058
Research and development of OCR systems are considered from a historical point of view. The historical development of commercial systems is included. Both template matching and structure analysis approaches to R&D are considered. It is noted that the two approaches are coming closer and tending to merge. Commercial products are divided into three generations, for each of which some representative OCR systems are chosen and described in some detail. Some comments are made on recent techniques applied to OCR, such as expert systems and neural networks, and some open problems are indicated. The authors' views and hopes regarding future trends are presented 相似文献
996.
Computer recognition of unconstrained handwritten numerals 总被引:13,自引:0,他引:13
Suen C.Y. Nadal C. Legault R. Mai T.A. Lam L. 《Proceedings of the IEEE. Institute of Electrical and Electronics Engineers》1992,80(7):1162-1180
Four independently, developed expert algorithms for recognizing unconstrained handwritten numerals are presented. All have high recognition rates. Different experimental approaches for incorporating these recognition methods into a more powerful system are also presented. The resulting multiple-expert system proves that the consensus of these methods tends to compensate for individual weaknesses, while preserving individual strengths. It is shown that it is possible to reduce the substitution rate to a desired level while maintaining a fairly high recognition rate in the classification of totally unconstrained handwritten ZIP code numerals. If reliability is of the utmost importance, substitutions can be avoided completely (reliability=100%) while retaining a recognition rate above 90%. Results are compared with those for some of the most effective numeral recognition systems found in the literature 相似文献
997.
Deep-submicrometer large-angle-tilt implanted drain (LATID) technology is described. It is found by Monte Carlo process simulation and SIMS measurements that a sufficiently long n- region can be formed under the gate by taking advantage of large-angle-tilt implant and successfully without ion channeling by taking care of the implant direction. A design that offsets the n+ implant by sidewall spacers to suppress the n+-gate overlap to zero while keeping the n- region fully overlapped with the gate is found to be crucial for improved performance and reliability. The device performance, such as current drivability and short-channel effects, is described, and the circuit speed is investigated. Hot-carrier effects such as lateral electric field and device lifetime over a wide range of drain structures are also investigated. The tradeoff between device performance and hot-carrier reliability in deep-submicrometer LATID FETs is discussed 相似文献
998.
The propagation and dispersion characteristics of picosecond electrical pulses in a suspended coplanar waveguide (SCPW) are investigated, and it is shown that the SCPW is a very promising transmission structure for ultrashort pulses. Numerical results for the modal dispersion of the SCPW are presented and compared to those of the conventional CPW, and a field-coupling theory is used to explain the evolution in the dispersion behavior. An evaluation based on the numerical analysis shows that a SCPW with properly controlled dispersion can exhibit a five times improvement in pulse transmission capability compared to the conventional CPW. Both computer simulations and experimental measurements show a substantial suppression in pulse distortion as well, compared to conventional CPWs 相似文献
999.
Cao H.L. Luo Y. Nakano Y. Tada K. Dobashi M. Hosomatsu H. 《Photonics Technology Letters, IEEE》1992,4(10):1099-1102
Grating duty factor strongly affects the performance of gain-coupled (GC) distributed feedback (DFB) laser diodes with an absorptive grating. Through numerical analysis the authors have found an optimum value in the duty factor for their low threshold operation. The minimum threshold gain achievable at this optimum duty factor is found to be almost independent of the order of the grating. According to this prediction, the authors have fabricated GaAlAs/GaAs GC DFB lasers with a third-order absorptive grating where the grating duty factor has been made close to the theoretical optimum value. In 200-μm-long devices with both facets as-cleaved, low CW threshold current of 25 mA, external efficiency of 0.5 mW/mA, and SMSR as high as 45 dB have been obtained, which is qualitatively consistent with the analysis. High yield of single mode oscillation seems to be the result of the gain coupling 相似文献
1000.
Hara H. Sakurai T. Nagamatsu T. Seta K. Momose H. Niitsu Y. Miyakawa H. Matsuda K. Watanabe Y. Sano F. Chiba A. 《Solid-State Circuits, IEEE Journal of》1992,27(11):1579-1584
BiCMOS standard cell macros, including a 0.5-W 3-ns register file, a 0.6-W 5-ns 32-kbyte cache, a 0.2-W 3-ns table look-aside buffer (TLB), and a 0.1-W 3-ns adder, are designed with a 0.5-μm BiCMOS technology. A supply voltage of 3.3 V is used to achieve low power consumption. Several BiCMOS/CMOS circuits, such as a self-aligned threshold inverter (SATI) sense amplifier and an ECL HIT logic are used to realize high-speed operation at the low supply voltage. The performance of the BiCMOS macros is verified using a fabricated test chip 相似文献