首页 | 本学科首页   官方微博 | 高级检索  
文章检索
  按 检索   检索词:      
出版年份:   被引次数:   他引次数: 提示:输入*表示无穷大
  收费全文   408913篇
  免费   5173篇
  国内免费   1370篇
电工技术   7707篇
综合类   335篇
化学工业   61120篇
金属工艺   16516篇
机械仪表   13772篇
建筑科学   8458篇
矿业工程   2206篇
能源动力   11553篇
轻工业   28694篇
水利工程   4303篇
石油天然气   7925篇
武器工业   17篇
无线电   49530篇
一般工业技术   84386篇
冶金工业   75174篇
原子能技术   9194篇
自动化技术   34566篇
  2022年   2549篇
  2021年   3882篇
  2020年   2940篇
  2019年   3801篇
  2018年   6905篇
  2017年   6935篇
  2016年   7284篇
  2015年   4467篇
  2014年   7207篇
  2013年   20041篇
  2012年   11626篇
  2011年   15574篇
  2010年   12167篇
  2009年   13755篇
  2008年   14100篇
  2007年   13868篇
  2006年   12443篇
  2005年   12831篇
  2004年   11505篇
  2003年   11102篇
  2002年   9906篇
  2001年   9739篇
  2000年   9139篇
  1999年   9522篇
  1998年   24324篇
  1997年   16708篇
  1996年   12797篇
  1995年   9516篇
  1994年   8362篇
  1993年   8379篇
  1992年   6054篇
  1991年   5694篇
  1990年   5679篇
  1989年   5317篇
  1988年   5043篇
  1987年   4419篇
  1986年   4299篇
  1985年   4813篇
  1984年   4421篇
  1983年   3994篇
  1982年   3654篇
  1981年   3730篇
  1980年   3429篇
  1979年   3326篇
  1978年   3334篇
  1977年   3750篇
  1976年   4847篇
  1975年   2850篇
  1974年   2663篇
  1973年   2730篇
排序方式: 共有10000条查询结果,搜索用时 15 毫秒
181.
Static energy reduction techniques for microprocessor caches   总被引:1,自引:0,他引:1  
Microprocessor performance has been improved by increasing the capacity of on-chip caches. However, the performance gain comes at the price of static energy consumption due to subthreshold leakage current in cache memory arrays. This paper compares three techniques for reducing static energy consumption in on-chip level-1 and level-2 caches. One technique employs low-leakage transistors in the memory cell. Another technique, power supply switching, can be used to turn off memory cells and discard their contents. A third alternative is dynamic threshold modulation, which places memory cells in a standby state that preserves cell contents. In our experiments, we explore the energy and performance tradeoffs of these techniques. We also investigate the sensitivity of microprocessor performance and energy consumption to additional cache latency caused by leakage-reduction techniques.  相似文献   
182.
For the first time, we successfully fabricated and demonstrated high performance metal-insulator-metal (MIM) capacitors with HfO/sub 2/-Al/sub 2/O/sub 3/ laminate dielectric using atomic layer deposition (ALD) technique. Our data indicates that the laminate MIM capacitor can provide high capacitance density of 12.8 fF//spl mu/m/sup 2/ from 10 kHz up to 20 GHz, very low leakage current of 3.2 /spl times/ 10/sup -8/ A/cm/sup 2/ at 3.3 V, small linear voltage coefficient of capacitance of 240 ppm/V together with quadratic one of 1830 ppm/V/sup 2/, temperature coefficient of capacitance of 182 ppm//spl deg/C, and high breakdown field of /spl sim/6 MV/cm as well as promising reliability. As a result, the HfO/sub 2/-Al/sub 2/O/sub 3/ laminate is a very promising candidate for next generation MIM capacitor for radio frequency and mixed signal integrated circuit applications.  相似文献   
183.
The hydrogen annealing process has been used to improve surface roughness of the Si-fin in CMOS FinFETs for the first time. Hydrogen annealing was performed after Si-fin etch and before gate oxidation. As a result, increased saturation current with a lowered threshold voltage and a decreased low-frequency noise level over the entire range of drain current have been attained. The low-frequency noise characteristics indicate that the oxide trap density is reduced by a factor of 3 due to annealing. These results suggest that hydrogen annealing is very effective for improving device performance and for attaining a high-quality surface of the etched Si-fin.  相似文献   
184.
用于单芯片系统的改进型WXGA LCoS成像器   总被引:1,自引:1,他引:0  
本文讨论用于单芯片时序混色的菲利浦DD-720硅基液晶(LCoS)片。这种芯片主要用于HDTV背投影机和多媒体系统。与菲利浦以前的单片LCoS设计相比,由于该芯片具有电接口接点较少、封装简单和温度传感器内置等许多特点,使其应用于投影系统时成本降低。  相似文献   
185.
The nonlocal enhancement in the velocities of charge carriers to ionization is shown to outweigh the opposing effects of dead space, increasing the avalanche speed of short avalanche photodiodes (APDs) over the predictions of a conventional local model which ignores both of these effects. The trends in the measured gain-bandwidth product of two short InAlAs APDs reported in the literature support this result. Relatively large speed benefits are predicted to result from further small reductions in the lengths of short multiplication regions.  相似文献   
186.
Current features are considered in the calculation of carrying capacities for constructions in engineering plant (EP). Methods and algorithms are described for EP calculations with comprehensive incorporation of the effects from technological and working defects on the behavior of structures under standard and emergency conditions. __________ Translated from Khimicheskoe i Neftegazovoe Mashinostroenie, No. 8, pp. 38–40, August, 2006.  相似文献   
187.
188.
We describe a CMOS multichannel transceiver that transmits and receives 10 Gb/s per channel over balanced copper media. The transceiver consists of two identical 10-Gb/s modules. Each module operates off a single 1.2-V supply and has a single 5-GHz phase-locked loop to supply a reference clock to two transmitter (Tx) channels and two receiver (Rx) channels. To track the input-signal phase, the Rx channel has a clock recovery unit (CRU), which uses a phase-interpolator-based timing generator and digital loop filter. The CRU can adjust the recovered clock phase with a resolution of 1.56 ps. Two sets of two-channel transceiver units were fabricated in 0.11-/spl mu/m CMOS on a single test chip. The transceiver unit size was 1.6 mm /spl times/ 2.6 mm. The Rx sensitivity was 120-mVp-p differential with a 70-ps phase margin for a common-mode voltage ranging from 0.6 to 1.0 V. The evaluated jitter tolerance curve met the OC-192 specification.  相似文献   
189.
To establish fast, nondestructive, and inexpensive methods for resistivity measurements of SiC wafers, different resistivity-measurement techniques were tested for characterization of semi-insulating SiC wafers, namely, the four-point probe method with removable graphite contacts, the van der Pauw method with annealed metal and diffused contacts, the current-voltage (I-V) technique, and the contactless resistivity-measurement method. Comparison of different techniques is presented. The resistivity values of the semi-insulating SiC wafer measured using different techniques agree fairly well. As a result, application of removable graphite contacts is proposed for fast and nondestructive resistivity measurement of SiC wafers using the four-point probe method. High-temperature van der Pauw and room-temperature Hall characterization for the tested semi-insulating SiC wafer was also obtained and reported in this work.  相似文献   
190.
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号