首页 | 本学科首页   官方微博 | 高级检索  
文章检索
  按 检索   检索词:      
出版年份:   被引次数:   他引次数: 提示:输入*表示无穷大
  收费全文   252718篇
  免费   3178篇
  国内免费   857篇
电工技术   4806篇
综合类   193篇
化学工业   36065篇
金属工艺   9519篇
机械仪表   7555篇
建筑科学   6077篇
矿业工程   879篇
能源动力   7238篇
轻工业   21110篇
水利工程   2202篇
石油天然气   3231篇
武器工业   15篇
无线电   34295篇
一般工业技术   50077篇
冶金工业   48636篇
原子能技术   5078篇
自动化技术   19777篇
  2021年   2165篇
  2020年   1561篇
  2019年   1919篇
  2018年   3284篇
  2017年   3312篇
  2016年   3404篇
  2015年   2226篇
  2014年   3966篇
  2013年   11497篇
  2012年   6248篇
  2011年   8597篇
  2010年   6916篇
  2009年   7905篇
  2008年   8426篇
  2007年   8306篇
  2006年   7371篇
  2005年   6508篇
  2004年   6296篇
  2003年   6571篇
  2002年   6046篇
  2001年   6521篇
  2000年   5984篇
  1999年   6399篇
  1998年   16521篇
  1997年   11435篇
  1996年   8808篇
  1995年   6620篇
  1994年   5904篇
  1993年   5848篇
  1992年   4137篇
  1991年   4024篇
  1990年   3860篇
  1989年   3650篇
  1988年   3563篇
  1987年   3018篇
  1986年   2942篇
  1985年   3208篇
  1984年   2930篇
  1983年   2831篇
  1982年   2637篇
  1981年   2549篇
  1980年   2461篇
  1979年   2307篇
  1978年   2111篇
  1977年   2607篇
  1976年   3568篇
  1975年   1765篇
  1974年   1729篇
  1973年   1665篇
  1972年   1466篇
排序方式: 共有10000条查询结果,搜索用时 15 毫秒
211.
The generation-over-generation scaling of critical CMOS technology parameters is ultimately bound by nonscalable limitations, such as the thermal voltage and the elementary electronic charge. Sustained improvement in performance and density has required the introduction of new device structures and materials. Partially depleted SOI, a most recent MOSFET innovation, has extended VLSI performance while introducing unique idiosyncrasies. Fully depleted SOI is one logical extension of this device design direction. Gate dielectric tunneling, device self-heating, and single-event upsets present developers of these next-generation devices with new challenges. Strained silicon and high-permittivity gate dielectric are examples of new materials that will enable CMOS developers to continue to deliver device performance enhancements in the sub-100 nm regime.  相似文献   
212.
This work presents a systematic comparative study of the influence of various process options on the analog and RF properties of fully depleted (FD) silicon-on-insulator (SOI), partially depleted (PD) SOI, and bulk MOSFET's with gate lengths down to 0.08 /spl mu/m. We introduce the transconductance-over-drain current ratio and Early voltage as key figures of merits for the analog MOS performance and the gain and the transition and maximum frequencies for RF performances and link them to device engineering. Specifically, we investigate the effects of HALO implantation in FD, PD, and bulk devices, of film thickness in FD, of substrate doping in SOI, and of nonstandard channel engineering (i.e., asymmetric Graded-channel MOSFETs and gate-body contacted DTMOS).  相似文献   
213.
2-D symmetry: theory and filter design applications   总被引:1,自引:0,他引:1  
In this comprehensive review article, we present the theory of symmetry in two-dimensional (2-D) filter functions and in 2-D Fourier transforms. It is shown that when a filter frequency response possesses symmetry, the realization problem becomes relatively simple. Further, when the frequency response has no symmetry, there is a technique to decompose that frequency response into components each of which has the desired symmetry. This again reduces the complexity of two-dimensional filter design. A number of filter design examples are illustrated.  相似文献   
214.
215.
Effect of anisotropy of tin on thermomechanical behavior of solder joints   总被引:2,自引:0,他引:2  
Properties of body centered tetragonal tin are highly anisotropic. As a consequence large stresses can develop at the tin grain boundaries due to coefficient of thermal expansion mismatch during temperature excursions. A modeling approach to evaluate the 3D stress states that develop at grain boundaries during thermomechanical fatigue in tin-based solder is presented. Development of significant amounts of stresses in the plane of the grain boundary can cause grain-boundary sliding and surface-relief effects, while those normal to the grain boundary can cause grain-boundary decohesion and cracking.  相似文献   
216.
The nonlocal enhancement in the velocities of charge carriers to ionization is shown to outweigh the opposing effects of dead space, increasing the avalanche speed of short avalanche photodiodes (APDs) over the predictions of a conventional local model which ignores both of these effects. The trends in the measured gain-bandwidth product of two short InAlAs APDs reported in the literature support this result. Relatively large speed benefits are predicted to result from further small reductions in the lengths of short multiplication regions.  相似文献   
217.
The probing of the micromechanical properties within a two‐dimensional polymer structure with sixfold symmetry fabricated via interference lithography reveals a nonuniform spatial distribution in the elastic modulus “imprinted” with an interference pattern in work reported by Tsukruk, Thomas, and co‐workers on p. 1324. The image prepared by M. Lemieux and T. Gorishnyy shows how the interference pattern is formed by three laser beams and is transferred to the solid polymer structure. The elastic and plastic properties within a two‐dimensional polymer (SU8) structure with sixfold symmetry fabricated via interference lithography are presented. There is a nonuniform spatial distribution in the elastic modulus, with a higher elastic modulus obtained for nodes (brightest regions in the laser interference pattern) and a lower elastic modulus for beams (darkest regions in the laser interference pattern) of the photopatterned films. We suggest that such a nonuniformity and unusual plastic behavior are related to the variable material properties “imprinted” by the interference pattern.  相似文献   
218.
Design equations for satisfying the off-nominal operating condition [i.e., only the zero-voltage switching (ZVS) condition] of the Class-E amplifier with a linear shunt capacitance at a duty ratio D=0.5 are derived. A new parameter s (V/s), called the slope of switch voltage when the switch turns on is introduced to obtain an image of the distance from the nominal conditions. By examining off-nominal Class-E operation degree of the design freedom of the Class-E amplifier increases by one. In addition various amplifier parameters such as operating frequency, output power, and load resistance range can be set as design specifications. For example, the peak switch voltage and switch current can be taken into account in the design procedure. Examples of a design procedure of the Class-E amplifier for off-nominal operation are given. The theoretical results were verified with PSpice simulation and experiments.  相似文献   
219.
Electronic structure and ferromagnetism in III–V compound-based diluted magnetic semiconductors (DMS) are investigated based on first-principles calculations by using the Korringa-Kohn-Rostoker method combined with the coherent-potential-approximation. The stability of the ferromagnetic phase in GaN-, GaAs-, GaP-, GaSb-based DMS is investigated systematically. The calculations show that 3d-impurities from the first-half of the transition metal series favor the ferromagnetic state, while impurities from the latter-half of the series exhibit spin-glass behavior. This chemical trend in the magnetism is explained by the double exchange mechanism taking the local symmetry at the impurity gap states into account. Curie temperatures of GaAs- and GaN-based DMS are estimated by using the Heisenberg model in a mean field approximation with the parameters calculated from first-principles. It is suggested that room-temperature ferromagnetism can be realized in these systems.  相似文献   
220.
We describe a CMOS multichannel transceiver that transmits and receives 10 Gb/s per channel over balanced copper media. The transceiver consists of two identical 10-Gb/s modules. Each module operates off a single 1.2-V supply and has a single 5-GHz phase-locked loop to supply a reference clock to two transmitter (Tx) channels and two receiver (Rx) channels. To track the input-signal phase, the Rx channel has a clock recovery unit (CRU), which uses a phase-interpolator-based timing generator and digital loop filter. The CRU can adjust the recovered clock phase with a resolution of 1.56 ps. Two sets of two-channel transceiver units were fabricated in 0.11-/spl mu/m CMOS on a single test chip. The transceiver unit size was 1.6 mm /spl times/ 2.6 mm. The Rx sensitivity was 120-mVp-p differential with a 70-ps phase margin for a common-mode voltage ranging from 0.6 to 1.0 V. The evaluated jitter tolerance curve met the OC-192 specification.  相似文献   
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号