首页 | 本学科首页   官方微博 | 高级检索  
文章检索
  按 检索   检索词:      
出版年份:   被引次数:   他引次数: 提示:输入*表示无穷大
  收费全文   3467篇
  免费   182篇
  国内免费   13篇
电工技术   66篇
综合类   3篇
化学工业   683篇
金属工艺   145篇
机械仪表   244篇
建筑科学   51篇
矿业工程   2篇
能源动力   150篇
轻工业   379篇
水利工程   39篇
石油天然气   4篇
无线电   573篇
一般工业技术   738篇
冶金工业   221篇
原子能技术   49篇
自动化技术   315篇
  2024年   5篇
  2023年   44篇
  2022年   60篇
  2021年   106篇
  2020年   52篇
  2019年   75篇
  2018年   90篇
  2017年   77篇
  2016年   106篇
  2015年   87篇
  2014年   129篇
  2013年   200篇
  2012年   242篇
  2011年   294篇
  2010年   209篇
  2009年   203篇
  2008年   216篇
  2007年   169篇
  2006年   164篇
  2005年   119篇
  2004年   125篇
  2003年   100篇
  2002年   123篇
  2001年   100篇
  2000年   68篇
  1999年   64篇
  1998年   127篇
  1997年   70篇
  1996年   50篇
  1995年   28篇
  1994年   31篇
  1993年   24篇
  1992年   25篇
  1991年   14篇
  1990年   7篇
  1989年   7篇
  1988年   6篇
  1987年   7篇
  1986年   5篇
  1985年   3篇
  1984年   4篇
  1983年   6篇
  1982年   4篇
  1980年   2篇
  1979年   4篇
  1976年   2篇
  1972年   1篇
  1969年   2篇
  1967年   1篇
  1966年   1篇
排序方式: 共有3662条查询结果,搜索用时 15 毫秒
21.
PMMA optical components that are used as one of the most important parts of high precision equipments and machines are increasingly replacing the glass due to the various advantages of PMMA. Especially in Light Guide Panels, the PMMA sheet that is used in Liquid Crystal Displays plays an important role in scattering the incident light and requires very fine machining as the sheet is directly related to the optical characteristics of the panels. The High Speed End milling and High Speed Shaping processes that are widely adopted and applied to the precise machining of Light Incident Plane still have quality problems, such as cracks, breakages, poor waviness, and straightness. This paper presents the tooling device design for machining a Light Incident Plane through vibration-assisted High Speed Shaping for increasing the optical quality by minimizing the above-mentioned problems. The cutting tool and the tool post presented in this paper are designed by the authors to increase the magnitude of the cutting stroke by adopting the resonant frequency without weakening the stiffness and to reduce vibrations during even high speed feeding. The dynamic characteristics of the cutting tool and the tool post are evaluated through simulation and experiment as well. The results reveal very appropriate dynamic characteristics for vibration-assisted High Speed Shaping.  相似文献   
22.
23.
A technique, based on Echo planar imaging (EPI)-based phase modulation factor maps, is described for correction of EPI distortions resulting from field inhomogeneity. In this paper, a phase modulation factor was employed to remove the distortions. The phase modulation factor was obtained experimentally by collecting EPI images with a spin-echo (TE) spacing, deltaTE, equal to the inter-echo time interval, T(i). Then, the distortions resulting from the field inhomogeneity were removed by modulating the kappa-space data with the phase modulation factor. One of the advantages of this method is that it requires only a few extra scans to collect the information on field inhomogeneity. The proposed method does not require a phase unwrapping procedure for field inhomogeneity correction and, hence, is easier to implement, compared to other techniques. In addition, it corrects geometric distortion as well as intensity distortions simultaneously, which is robust to external noise or estimation error in severely distorted images. In this work, we also compared the proposed technique with others including, a) interpolation method with EPI-based displacement maps, and b) modulation method with phase modulation factor maps generated from spin-echo images. The results suggest the proposed technique is superior in correcting severely distorted images.  相似文献   
24.
The multiple line grid array (MLGA) interposer was recently introduced as a future high-density high-speed bonding method. In this paper, we introduce an electrical model and high-frequency characteristics of the MLGA interposer. The high-frequency electrical model was extracted from microwave S-parameter measurements up to 20 GHz as well as from fundamental microwave network analysis. For the parameter fitting process during model extraction, an optimization method was used. Several different types of MLGA interposers were designed, assembled and tested. The test vehicles contained coplanar waveguides, probing pads and an MLGA interposer structure. The height of the MLGA, the conductor shape inside the MLGA, and the dielectric insulator of the MLGA were varied. From the model, an MLGA with a height of 0.4 mm and a polymer dielectric insulator was found to have 203 pH of self inductance, 49 pH of mutual inductance with the nearest ground conductor line, and 186 fF of mutual capacitance. By reducing the height of the MLGA and by using an insulator with a lower dielectric constant, parasitic inductance and capacitance is further reduced. TDR/TDT simulation and measurement showed the validity of the extracted model parameters of the MLGA interposer. Circuit simulation based on the extracted model revealed that the MLGA interposer could be successfully used for microwave device packages up to 20 GHz and for high-speed digital device packages with a clock cycle up to 5 GHz.  相似文献   
25.
Low-energy electron beam lithography has been performed with a microcolumn by adopting a new technique that condenses the electron beam efficiently. To increase the probe current while keeping the kinetic energy of electrons sufficiently low, the negative or positive bias has been applied to the accelerator electrode, which reduces the divergence of the electron beam and hence makes more electrons pass through the microcolumn. With this technique, the probe current more than 1 nA has been achieved, which is large enough for the practical application of microcolumn lithography even when the kinetic energy of electrons is as low as 160 eV. The results of microcolumn lithography by using the condensed electron beam with a low-energy of 160 and 327 eV are also presented.  相似文献   
26.
Crystalline water-free β-phase Ca0.14V2O5 is reported for the first time as a viable cathode material for calcium-ion batteries (CIBs). In contrast to layered α-V2O5 and δ-CaxV2O5·nH2O, which have limited capacity, the β-phase delivers a reversible capacity of ≈247 mAh g−1, which corresponds to the insertion/extraction of Ca2+ between Ca0.14V2O5 and Ca1.0V2O5. The process of Ca2+ insertion process and the accompanying structural relaxation are theoretically and experimentally verified. The initial insertion of Ca2+ into Ca0.14V2O5 causes a slight shift of oxygen atoms surrounding hepta-coordination sites, creating penta-coordinated sites that are then partially filled up to Ca0.33V2O5. Further insertion occurs through the stepwise occupation of up to 50% of neighboring hexa- and tetra-coordination sites to form Ca0.67V2O5 and Ca1.0V2O5, respectively. The rearrangement of oxygen atoms in Ca0.14V2O5 also minimizes dimensional changes, leading to high cyclic stability during repeated charge/discharge cycles. The remarkable electrochemical performance of full cells containing a Ca0.14V2O5 cathode and a K metal anode in Ca2+/K+ hybrid electrolytes, is also demonstrated, thanks to the inertness of K+ insertion into Ca0.14V2O5 and the absence of calcium plating/stripping. The cyclic stability and high capacity of Ca0.14V2O5 is not compromised in hybrid electrolytes, making it a viable CIB cathode.  相似文献   
27.
This paper describes an 11-Gb/s CMOS demultiplexer with redundant multi-valued logic. The proposed circuit receives serial binary data which is converted to parallel redundant multi-valued data. The converted data are reconverted to parallel binary data. By the redundant multi-valued data conversion, the redundant multi-valued logic makes it possible to achieve higher operating speeds than that of a conventional binary logic. The implemented demultiplexer consists of eight integrators. The circuit is designed with a 0.35?µm standard CMOS process. The validity and effectiveness are verified through HSPICE simulation. The demultiplexer is achieved to the maximum data rate of 11-Gb/s and the average power consumption of 69.43?mW. This circuit is expected to operate at a higher speed than 11-Gb/s in the deep-submicron process of the high operating frequency.  相似文献   
28.
For pt.I, see ibid., vol.41, no.2, p.121-36 (1993). This work evaluates the near-zone coupling coefficients in large concave arrays. A canonical model of a circular cylindrical concave array of open-ended rectangular waveguides is analyzed. It is shown that in the paraxial region (which also includes the area close to the excited element) the coupling coefficients are identical, to lowest asymptotic order, to those in an equivalent infinite planar array. In the transition region, which lies between the paraxial and the far zone, or the ray region, two representations were developed: one, a transition function, expressed in terms of a canonical integral which must be numerically evaluated, and the other a uniform representation, which consists of a superposition of a planar array contribution and a few periodic structure rays. The uniform representation is valid in the near zone (which includes both the paraxial and the transition region) as well as in the far zone. This form is simple and may be immediately generalized to concave arrays with slowly varying curvature and periodicity  相似文献   
29.
The occasional power-on latch-up phenomenon of DRAM modules with a data bus shared by multiple DRAM chips on different modules was investigated and the circuit techniques for latch-up prevention were presented. Through HSPICE simulations and measurements, the latch-up triggering source was identified-to be the excessive voltage drop at the n-well pick-up of the CMOS transmission gate of read data latch circuit due to the short-circuit current which flows when the bus contention occurs during power-on. By extracting the HSPICE Gummel-Poon model parameters of the parasitic bipolar transistors of DRAM chips from the measured I-V and C-V data, HSPICE simulations were performed for the power-on latch-up phenomenon of DRAM chips. Good agreements were achieved between measured and simulated voltage waveforms. In order to prevent the power-on latch-up even when the control signals (RAS, GAS) do not track with the power supply, two circuit techniques were presented to solve the problem. One is to replace the CMOS transmission gate by a CMOS tristate inverter in the DRAM chip design and the other is to start the CAS-BEPORE-RAS (CBR) refresh cycle during power-on and thus disable all the Dout buffers of DRAM chips during the initial power-on period  相似文献   
30.
Emerging application areas of mass storage flash memories require low cost, high density flash memories with enhanced device performance. This paper describes a 64 Mb NAND flash memory having improved read and program performances. A 40 MB/s read throughput is achieved by improving the page sensing time and employing the full-chip burst read capability. A 2-μs random access time is obtained by using a precharged capacitive decoupling sensing scheme with a staggered row decoder scheme. The full-chip burst read capability is realized by introducing a new array architecture. A narrow incremental step pulse programming scheme achieves a 5 MB/s program throughput corresponding to 180 ns/Byte effective program speed. The chip has been fabricated using a 0.4-μm single-metal CMOS process resulting in a die size of 120 mm2 and an effective cell size of 1.1 μm2  相似文献   
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号