首页 | 本学科首页   官方微博 | 高级检索  
文章检索
  按 检索   检索词:      
出版年份:   被引次数:   他引次数: 提示:输入*表示无穷大
  收费全文   42篇
  免费   0篇
电工技术   2篇
化学工业   2篇
能源动力   1篇
轻工业   2篇
无线电   30篇
冶金工业   3篇
自动化技术   2篇
  2021年   1篇
  2020年   1篇
  2017年   1篇
  2013年   1篇
  2012年   2篇
  2011年   1篇
  2010年   1篇
  2009年   5篇
  2008年   4篇
  2007年   2篇
  2006年   3篇
  2004年   1篇
  2002年   1篇
  2001年   2篇
  1999年   2篇
  1998年   2篇
  1997年   1篇
  1996年   2篇
  1995年   1篇
  1989年   3篇
  1988年   1篇
  1987年   2篇
  1985年   1篇
  1977年   1篇
排序方式: 共有42条查询结果,搜索用时 15 毫秒
1.
In this paper, we present a waveform converter implemented on a 0.25-μm CMOS technology using a dedicated design methodology (Delay Oriented Design). The circuit converts a square wave signal in both in-phase and quadrature-phase sinusoidal differential outputs. It also multiplies the frequency by seven. The output frequency range of this converter extends from 1.05 GHz up to 2.17 GHz. This converter is dedicated for the design of a third-generation mobile phone synthesizer using a double-loop architecture. For an output frequency of 2 GHz, the measured phase noise at 10-kHz offset from the carrier is -97 dBc/Hz. The circuit consumes 50 mW from a 2.5-V supply  相似文献   
2.
OBJECTIVE: Our objective was to determine the interest of laparoscopic assisted vaginal hysterectomy. STUDY DESIGN: Between January 1991 to december 1994, 80 patients had laparoscopically assisted vaginal hysterectomy. We reviewed with particular emphasis characteristic indications, complications. RESULTS: Eighty were performed as laparoscopically assisted vaginal hysterectomy. 14 patients (17.5%) had laparotomy conversion; because of size of uterus in 3 cases, suspected ovarian tumor in 3 cases. Pelvic adherences in 4 cases, urinary tract injuries in 1 case, hypercapnia in 1 case, hemorrhage in 2 cases. 9 patients experienced febrile morbidity and 1 urinary infection. 1 patient received 2 units of packed red blood cells. The hospital stay was 5 days for laparoscopically assisted vaginal hysterectomy versus 5.9 for laparotomic hysterectomy. CONCLUSION: Laparoscopically assisted vaginal hysterectomy offers a technique to convert certain abdominal hysterectomies into vaginal hysterectomies with a 17.5% laparoconversion rate.  相似文献   
3.
After a theoretical and analytical study of the body effect in MOS transistors, this paper offers two useful models of this parasitic phenomenon. Thanks to these models, a design methodology, which takes advantage of the bulk terminal, allows to turn this well-known body-effect drawback into an analog advantage, giving thus an efficient alternative to overcome the design constraints of the CMOS VLSI wireless mass market. To illustrate the approach, four RF building blocks are presented. First, a 0.9 V 10 dB gain LNA, covering a frequency range 1.8-2.4 GHz, thanks to a body-effect common mode feedback, is detailed. Secondly, a body-effect linearity controlled pre-power amplifier is presented exhibiting a 5 dB m input compression point (ICP1) variation under 1.8 V power supply for half the current consumption. Lastly, two mixers based on body-effect mixing are presented, which achieve a 10 dB conversion gain under 1.4 V for a −52 dB LO-to-RF isolation. Well suited for low-power/low-voltage applications, these circuits implemented in a 0.18 μm CMOS VLSI technology are dedicated to multi-standard architectures and system-on-chip implementations.  相似文献   
4.
A low-power transceiver for ISM applications in the 868-MHz band has been integrated in a 0.8-μm BiCMOS technology. The receiver part is based on the super-regenerative principle. The system includes two time-shared control loops, one for the selectivity and sensitivity control and one for the frequency control (PLL). The receiver with its PLL draws 3.6 mW for a sensitivity of -105 dBm and the emitter current consumption is 6 mA for a 0-dBm output power. A 2.4-V operation voltage allow the use of a two-batteries solution  相似文献   
5.
A 5.4-GHz 0.25-μm very-large-scale-integration CMOS synchronous oscillator (SO) is proposed in this paper, which is designed to act as a local oscillator for HiperLAN systems. The advantage of using such an oscillator in a double-loop frequency synthesizer is demonstrated. The design strategy leading to an optimized SO with regards to its synchronization range is described. A test chip is presented, which provides a 150-MHz synchronization range and a -97-dBc/Hz phase noise at 10-kHz offset from the 5-GHz carrier, while consuming only 5 mA from a 2.5-V supply  相似文献   
6.
Transistor-level simulation of complex systems involving analog and digital parts is a time-consuming task. The growing interaction of analog and digital devices calls for the use of top-down design methodologies, resulting in behavioral modeling at different levels of abstraction. In this article, an advanced design methodology using a combination of behavioral models and transistor-level models is presented. This methodology is very interesting for complex mixed-signal IC design, improving the design flexibility and reducing the simulation time. To validate the proposed methodology, a continuous-time delta–sigma modulator based on a high-speed low-resolution quantizer is modeled, taking into account their nonidealities such as excess loop delay, clock jitter and feedback DAC element mismatch. The main features of the multi-bit quantizer are 3-bit resolution with 4 GHz sampling rate and FOM of about 7 pJ/conv. This modulator samples signals at high-IF, performing directly the analog-to-digital conversion in the modern RF front-end receivers.  相似文献   
7.
While the use of physical carrier sensing for medium access control in ad hoc wireless networks is well established, exploiting physical carrier sensing directly for network layer functions is largely unexplored. We conduct extensive simulation evaluations of recently proposed algorithms that directly exploit physical carrier sensing for backbone network (spanner) construction, broadcast, and convergecast in wireless ad hoc networks. Our algorithms accommodate interference ranges larger than transmission ranges, explicitly incorporate the medium access control and packet collisions, and do not require any prior knowledge of the network. For spanner construction, our algorithms include three self-stabilizing phases that establish leader nodes able to reach all nodes in one hop, assign the leaders non-interfering transmission rounds, and connect the leaders through gateway nodes. We evaluate the backbone construction and maintenance as well as broadcast and convergecast through simulations. We find that over 75% of the control messages for backbone network construction are received from physical carrier sensing. While the number of backbone nodes is relatively large, the backbone is very robust, quickly self-stabilizing, and only a fraction of the backbone nodes are used for broadcast.  相似文献   
8.
Robert  J. Deval  P. Wegmann  G. 《Electronics letters》1989,25(11):691-692
A novel current source-based CMOS pipelined A/D convertor architecture is presented. Compared to previous switched-capacitor realisations, the proposed architecture offers significant advantages in terms of power consumption, accuracy, simplicity and silicon area.<>  相似文献   
9.
On-resonance radio frequency pulse sequences for magnetization transfer are optimized using a frequency domain approach. The method presented here was developed using binomial pulses and it is demonstrated that a simple analysis leads to accurate sequence parameters that can be used directly for magnetic resonance imaging. With thus optimized parameters it is possible to produce an efficient saturation of protons having short transverse relaxation time while protons with long transverse relaxation time are kept nearly unaffected by the radio frequency. The method is particularly well suited to the design of new magnetization transfer sequences and to the estimation of the limits of the accuracy of aT 2 selection. Additionally in vitro tests have been performed on beef tendon oriented with a zero fiber to field angle. This work has been presented at the ESMRMB meeting in Brussels in September 1997.  相似文献   
10.
A high-efficiency CMOS voltage doubler   总被引:2,自引:0,他引:2  
A charge pump cell is used to make a voltage doubler using improved serial switches. A complete power efficiency theory is presented which fits the measurements. The importance of capacitors is shown with plots of power efficiency versus load and stray capacitors. Several problems arising at low voltage or high frequency are developed and some optimizations are presented. The substrate current is totally suppressed by the technique of bulk commutation. A power efficiency of 95% has been reached using external capacitors. A fully integrated charge pump is also presented and shows a maximum power efficiency of 75%  相似文献   
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号