排序方式: 共有1条查询结果,搜索用时 0 毫秒
1
1.
Tugsinavisut S. Youpyo Hong Daewook Kim Kyeounsoo Kim Beerel P.A. 《Very Large Scale Integration (VLSI) Systems, IEEE Transactions on》2005,13(4):448-461
This paper demonstrates the design of efficient asynchronous bundled-data pipelines for the matrix-vector multiplication core of discrete cosine transforms (DCTs). The architecture is optimized for both zero and small-valued data, typical in DCT applications, yielding both high average performance and low average power. The proposed bundled-data pipelines include novel data-dependent delay lines with integrated control circuitry to efficiently implement speculative completion sensing. The control circuits are based on a novel control-circuit template that simplifies the design of such nonlinear pipelines. Extensive post-layout back-end timing analysis was performed to gain confidence in the timing margins as well as to quantify performance and energy. Comparison with a synchronous counterpart suggests that our best asynchronous design yields 30% higher average throughput with negligible energy overhead. 相似文献
1