Low Thermal Budget Processing for Sequential 3-D IC Fabrication |
| |
Authors: | Rajendran B. Shenoy R.S. Witte D.J. Chokshi N.S. De Leon R.L. Tompa G.S. Fabian R. |
| |
Affiliation: | Dept. of Electr. Eng., Stanford Univ., CA; |
| |
Abstract: | Laser annealing can be used for electrical activation of dopants without excessively heating the material deeper within the work piece. The authors demonstrate that laser annealing could be used for activating the dopants in the upper levels of an exemplary 3-D integrated circuit structure without affecting the operation of the devices below. We then use a 450 degC low-temperature oxide deposition process for forming the gate oxide and laser annealing for activating the dopants at the source/drain and gate regions to fabricate CMOS transistors. This process can be used to fabricate the transistors on the upper levels of a general 3-D IC structure without affecting the quality of the devices below |
| |
Keywords: | |
|