A high-voltage polysilicon TFT with multigate structures |
| |
Authors: | Uemoto Y. Fujii E. Emoto F. Nakamura A. Senda K. |
| |
Affiliation: | Matsushita Electron. Corp., Osaka; |
| |
Abstract: | An approach is proposed for obtaining a high-voltage thin-film transistor (TFT) with multigate structure where polysilicon TFTs are connected in series. A basic principle for high-voltage operation has been investigated in detail through calculations based on a model describing log IDS-VGS characteristics observed in a single-gate polysilicon TFT. It has been found that off-state (VGS<0) operation of the polysilicon TFT causes a large increase of breakdown voltage of the multigate TFT with the result that a nearly equal fraction of drain voltage is applied across the region around each elemental TFT. The breakdown voltage of drain of the fabricated multigate TFT which has five elemental TFTs has been elevated up to 80 V |
| |
Keywords: | |
|