首页 | 本学科首页   官方微博 | 高级检索  
     

VLSI流水化格型数字滤波器的内建自测试
引用本文:杨德才,谢永乐,陈光(礻禹). VLSI流水化格型数字滤波器的内建自测试[J]. 电子学报, 2007, 35(11): 2184-2188
作者姓名:杨德才  谢永乐  陈光(礻禹)
作者单位:电子科技大学自动化工程学院,四川成都,610054;电子科技大学自动化工程学院,四川成都,610054;电子科技大学自动化工程学院,四川成都,610054
摘    要:格型数字滤波器在信号处理领域得到了广泛应用,本文针对VLSI实现的流水化格型数字滤波器,提出了一种内建自测试方案,不需要对其内部基本功能单元作任何更改,且能在较短时间内检测所有的单固定型故障.所有测试序列都采用简单的算术运算产生.通过对已有功能模块如累加器的复用,作为测试序列生成和响应压缩,该方案能实现真速测试并最大程度的减少了硬件占用和系统性能占用.

关 键 词:内建自测试  可测性设计  格型数字滤波器  伪穷举测试
文章编号:0372-2112(2007)11-2184-05
收稿时间:2006-03-06
修稿时间:2007-07-02

Built-In Self-Test for VLSI Pipelined Lattice Digital Filter
YANG De-cai,XIE Yong-le,CHEN Guang-ju. Built-In Self-Test for VLSI Pipelined Lattice Digital Filter[J]. Acta Electronica Sinica, 2007, 35(11): 2184-2188
Authors:YANG De-cai  XIE Yong-le  CHEN Guang-ju
Affiliation:School of Automation Engineering,University of Electronic Science and Technology of China,Chengdu,Sichuan 610054,China
Abstract:Lattice digital filter chips are widely used in many signal processing applications.We propose a built-in self-test (BIST)scheme for VLSI pipelined lattice digital filter chips which needs no modification of the basic building cells and all the sin- gle stuck-at faults can be detected in reasonable time.All the test vectors can be generated by simple arithmetic operation.By reusing available arithmetic function units such as accumulators to generate test vectors and compact test responses,such scheme can be implemented at-speed with minimum hardware overhead and performance degradation.
Keywords:built-in self-test  design for testability  lattice digital filter  pseudo-exhaustive test
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《电子学报》浏览原始摘要信息
点击此处可从《电子学报》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号