首页 | 本学科首页   官方微博 | 高级检索  
     

基于扫描的低测试功耗结构设计
引用本文:徐磊,孙义和,陈弘毅.基于扫描的低测试功耗结构设计[J].计算机研究与发展,2001,38(12):1423-1428.
作者姓名:徐磊  孙义和  陈弘毅
作者单位:清华大学微电子所,北京,100084
摘    要:在集成电路设计中,面积、功耗和可测性是3个最为重要的优化指标,测试成本正随着集成电路规模的不断增大而提高,因此在设计中加入可测性设计的考虑已成为共识,基于扫描的可测性设计方法是目前应用最广泛的方法之一,加入扫描结构可以大大提高电路系统的测试性能,但同时也会给系统的面积、性能、功耗等带来一些负面影响,提出一种考虑低功耗因素的可测性设计方法,计算数据显示,与传统扫描设计方法相比,这种方法在改善系统测试功耗方面具有突出的优势。

关 键 词:可测性设计  可控性  可观测性  低功耗  集成电路  结构设计

DESIGN OF SCAN-BASED LOW TESTING POWER ARCHITECTURE
XU Lei,SUN Yi-He,and CHEN Hong-Yi.DESIGN OF SCAN-BASED LOW TESTING POWER ARCHITECTURE[J].Journal of Computer Research and Development,2001,38(12):1423-1428.
Authors:XU Lei  SUN Yi-He  and CHEN Hong-Yi
Abstract:Area, power and testability are three important facts in the optimization of VLSI circuits. The cost of test is increasing because the scale of integrated circuits is getting higher and higher. Scan-based techniques of design for testability are widely implemented in VLSI circuits to improve their testability, although trade off is needed for area, performance and power. A novel scan-based technique taking into account the testing power is presented in this paper. Measured result shows it has the advantage of testing power reduction, while the cost of area and testing time are limited.
Keywords:design for testability (DFT)  scan  controllability  observability  low power  testing power  rate of bit propagation (RBP)
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号