首页 | 本学科首页   官方微博 | 高级检索  
     


Hardware implementation and validation of the fast variable block size motion estimation architecture for H.264/AVC
Authors:A Ben Atitallah  S Arous  H Loukil  N Masmoudi
Affiliation:1. University of Sfax, High Institute of Electronics and Communication, BP 868, 3018 Sfax, Tunisia;2. LETI laboratory – ENIS, University of Sfax, BP W, 3038 Sfax, Tunisia
Abstract:Block matching motion estimation is the heart of video coding system. It leads to a high compression ratio, whereas it is time consuming and calculation intensive. Many fast search block matching motion estimation algorithms have been developed in order to minimize search positions and speed up computation but they do not take into account how they can be effectively implemented by hardware. In this paper, we propose an efficient hardware architecture of the fast line diamond parallel search (LDPS) algorithm with variable block size motion estimation (VBSME) for H.264/AVC video coding system. The design is described in VHDL language, synthesized to Altera Stratix III FPGA and to TSMC 0.18 μm standard-cells. The throughput of the hardware architecture reaches a processing rate up to 78 millions of pixels per second at 83.5 MHz frequency clock and uses only 28 kgates when mapped to standard-cells. Finally, a system on a programmable chip (SoPC) implementation and validation of the proposed design as an IP core is presented using the embedded video system.
Keywords:
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号