首页 | 本学科首页   官方微博 | 高级检索  
     


A multiply-by-3 coupled-ring oscillator for low-power frequency synthesis
Authors:Verma   S. Junfeng Xu Lee   T.H.
Affiliation:Center for Integrated Syst., Stanford Univ., CA, USA;
Abstract:A frequency-synthesis technique which extracts the Nth harmonic from an N-stage oscillator is presented. This technique enables significant power savings in the prescaler of a frequency synthesizer. The maximum achievable voltage swing from such an oscillator is estimated. To study this technique, a multiply-by-3 circuit with two 180/spl deg/-coupled single-ended three-stage ring oscillators has been fabricated in 0.24-/spl mu/m CMOS, designed to work in the 902-928-MHz ISM band (U.S. and Canada). It provides two outputs: one at the normal operating frequency of the oscillator and the other at three times that frequency. The circuit can work at voltages as low as 1.3 V, while consuming 210 /spl mu/A of current.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号