首页 | 本学科首页   官方微博 | 高级检索  
     


Drain current model for short-channel triple gate junctionless nanowire transistors
Affiliation:1. Department of Electrical Engineering, Centro Universitário da FEI, Av. Humberto de Alencar Castelo Branco, 3972, CEP 09850-901 São Bernardo do Campo, Brazil;2. CEA-LETI Minatec, 17 Rue des Martyrs, 38054 Grenoble, France;3. Department of Electrical Engineering, CINVESTAV, Av. Instituto Politécnico Nacional, 2508, A. P. 14-740, 07360, Mexico;1. Sharif University of Technology, International Campus, Kish Island, Iran;2. Department of Computer Engineering, Sharif University of Technology, Tehran, Iran;1. Carbon & Light Materials Application Group, Korea Institute of Industrial Technology, 222 Palbok-ro, Deokjin-gu, Jeonju 54853, Republic of Korea;2. School of Advanced Materials Science and Engineering, Sungkyunkwan University, 2066 Seobu-ro, Jangan-gu, Suwon 16419, Republic of Korea;1. Microelectronics Center, Harbin Institute of Technology, Harbin, HLJ, 150001, China;2. School of Microelectronics, Shanghai Jiao Tong University, Shanghai 200240, China;1. School of Electrical and Computer Engineering, University of Tehran, Iran;2. Georgia Institute of Technology, Atlanta, GA, United States
Abstract:This work proposes a numerical charge-based new model to describe the drain current for triple gate junctionless nanowire transistors (3G JNT). The drain current is obtained through a numerical integration of a single expression that physically describes the junctionless charge density in both accumulation and depletion regimes of operation, leading to a continuous model in all operational regions. The triple gate structure is modeled from an evolution of a previous model designed for double gate junctionless nanowire transistors (2G JNT). Improvements concerning the capacitance coupling, the internal potential changing while reducing the fin height in nanowire transistors and higher immunity to short-channel effects (SCE) are considered. The model validation is performed through both tridimensional numerical simulation and experimental measurements for long and short-channel devices. Through simulated results, it is verified the agreement of the modeled curves for junctionless transistors with different values of fin height. Comparison between the proposed model and experimental data is performed for 3G JNT advanced structures with channel length down to 15 nm and fin height of 8 nm. Results for 3G JNTs with different values of doping concentration and channel width are also displayed showing a good agreement as well. Moreover, 3G JNT performance is also analyzed and compared in the studied structures by extracting the threshold voltage (VTH), subthreshold slope (S), DIBL and model parameters.
Keywords:
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号