首页 | 本学科首页   官方微博 | 高级检索  
     


A 45-ns 64-Mb DRAM with a merged match-line test architecture
Authors:Mori   S. Miyamoto   H. Morooka   Y. Kikuda   S. Suwa   M. Kinoshita   M. Hachisuka   M. Arima   H. Yamada   M. Yoshihara   T. Kayano   S.
Affiliation:Mitsubishi Electr. Corp., Hyogo;
Abstract:A single 3.3-V 64-Mb dynamic RAM (DRAM) with a chip size of 233.8 mm2 has been fabricated using 0.4-μm CMOS technology with double-level metallization. The dual-cell-plate (DCP) cell structure is applied with a cell size of 1.7 μm2, and 30-fF cell capacitance has been achieved using an oxynitride layer (teff=5 nm) as the gate insulator. The RAM implements a new data-line architecture called the merged match-line test (MMT) to achieve faster access time and shorter test time with the least chip-area penalty. The MMT architecture makes it possible to get a RAS access time of 45 ns and reduces test time by 1/16000. A parallel MMT technique, which is an extended mode of MMT, leads to the further test-time reduction of 1/64000. Therefore, all 64 Mb are tested in only 1024 cycles, and the test time is only 150 μs with 150-ns cycle time
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号