首页 | 本学科首页   官方微博 | 高级检索  
     


High-speed VLSI architectures for soft-output viterbi decoding
Authors:Olaf J. Joeressen   Martin Vaupel  Heinrich Meyr
Affiliation:(1) Integrated Systems for Signal Processing (ISS-611810), Aachen University of Technology (RWTH), 52056 Aachen, Germany
Abstract:During the last years decoding algorithms that make not only use of soft quantized inputs but also deliver soft decision outputs have attracted considerable attention because additional coding gains are obtainable in concatenated systems. A prominent member of this class of algorithms is the Soft-Output Viterbi Algorithm. In this paper two architectures for high speed VLSI implementations of the Soft-Output Viterbi-Algorithm are proposed and area estimates are given for both architectures. The well known trade-off between computational complexity and storage requirements is played to obtain new VLSI architectures with increased implementation efficiency. Area savings of up to 40% in comparison to straightforward solutions are reported.This work was supported by the Deutsche Forschungsgemeinschaft (DFG) under contract Me 651/12-1.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号