首页 | 本学科首页   官方微博 | 高级检索  
     


Hardware Implementation of Successive-Cancellation Decoders for Polar Codes
Authors:Camille Leroux  Alexandre J Raymond  Gabi Sarkis  Ido Tal  Alexander Vardy  Warren J Gross
Affiliation:1.Institut Polytechnique de Bordeaux,Bordeaux,France;2.McGill University,Montreal,Canada;3.University of California San Diego,La Jolla,USA
Abstract:The recently-discovered polar codes are seen as a major breakthrough in coding theory; they provably achieve the theoretical capacity of discrete memoryless channels using the low-complexity successive cancellation decoding algorithm. Motivated by recent developments in polar coding theory, we propose a family of efficient hardware implementations for successive cancellation (SC) polar decoders. We show that such decoders can be implemented with O(N) processing elements and O(N) memory elements. Furthermore, we show that SC decoding can be implemented in the logarithmic domain, thereby eliminating costly multiplication and division operations, and reducing the complexity of each processing element greatly. We also present a detailed architecture for an SC decoder and provide logic synthesis results confirming the linear complexity growth of the decoder as the code length increases.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号