A 3.84 GIPS integrated memory array processor with 64 processingelements and a 2-Mb SRAM |
| |
Authors: | Yamashita N Kimura T Fujita Y Aimoto K Manabe T Okazaki S Nakamura K Yamashina M |
| |
Affiliation: | Inf. Technol. Res. Lab., NEC Corp., Kanagawa; |
| |
Abstract: | An integrated memory array processor (IMAP) ULSI with 64 processing elements and a 2-Mb SRAM has been developed for image processing. The chip attains a 3.84 GIPS peak performance through the use of SIMD parallel processing and a 1.28 GByte/s on-chip processor-memory bandwidth. The IMAP is capable of parallel indirect addressing, which increases applications for parallel algorithms. Large power consumption with the wide memory bandwidth is avoided by reducing the number of active sense amplifiers and adopting dynamic power control. Fabricated with a 0.55-μm BiCMOS double layer metal process technology, the IMAP contains 11 million transistors in a 15.1×15.6 mm2 die area |
| |
Keywords: | |
|
|