首页 | 本学科首页   官方微博 | 高级检索  
     

片上通信结构——共享总线和NoC的分析与比较
引用本文:周文彪,张 岩,毛志刚. 片上通信结构——共享总线和NoC的分析与比较[J]. 计算机工程与应用, 2007, 43(15): 121-124
作者姓名:周文彪  张 岩  毛志刚
作者单位:哈尔滨工业大学,深圳研究生院,广东,深圳,518055;哈尔滨工业大学,微电子中心,哈尔滨,150001;哈尔滨工业大学,深圳研究生院,广东,深圳,518055;哈尔滨工业大学,微电子中心,哈尔滨,150001
摘    要:采用模块化方法对集中式仲裁共享总线和二维网格片上网络(Network on Chip,NoC)的硬件开销和延迟进行了数学上的分析。在此基础上,通过可综合Verilog代码对这两种片上通信结构在RTL级进行描述,并建立了这两种通信方式的周期准确级的功能验证和性能分析环境。结果表明,在同样工艺条件下,共享总线的面积与NoC相比相当小;但对于大规模片上系统通信,NoC的吞吐效率及带宽明显优于共享总线。

关 键 词:共享总线  NoC  路由  片上通信
文章编号:1002-8331(2007)15-0121-04
修稿时间:2006-09-01

Performance analysis and comparison of shared bus and NoC on chip communication architecture
ZHOU Wen-biao,ZHANG Yan,MAO Zhi-gang. Performance analysis and comparison of shared bus and NoC on chip communication architecture[J]. Computer Engineering and Applications, 2007, 43(15): 121-124
Authors:ZHOU Wen-biao  ZHANG Yan  MAO Zhi-gang
Affiliation:1.Shenzhen Graduate School of Harbin Institute of Technology, Shenzhen, Guangdong 515055, China 2.Microelectronics Centre of Harbin Institute of Technology,Harbin 150001 ,China
Abstract:The paper analyzes some common features of the shared bus with centralized arbitration and two dimensional NoC through a modular method.First the two communication architectures are described with the synthesized Verilog language,and two function verification and cycle accurate performance analysis environments are also implemented to evaluate their performance.The experiment result shows the shared bus is considerably smaller in area than NoC for the same technology,but the throughput efficiency and bandwidth of NoC obviously outperforms the shared bus for large-scale on-chip communication.
Keywords:shared bus  Network on Chip(NoC)  router  on-chip communication
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《计算机工程与应用》浏览原始摘要信息
点击此处可从《计算机工程与应用》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号