首页 | 本学科首页   官方微博 | 高级检索  
     


Two-level pipelined systolic array graphics engine
Authors:Jayasinghe  JAKS El-Hadidy  FM Karagiannis  G Herrmann  OE Smit  J
Affiliation:Lab. for Network Theory, Twente Univ., Enschede ;
Abstract:The authors report a VLSI design of an advanced systolic array graphics (SAG) engine built from pipelined functional units which can generate realistic images interactively for high-resolution displays. They introduce a structured frame store system as an environment for the advanced SAG engine and present the principles and architecture of the advanced SAG engine. They introduce pipelined functional units into this SAG engine to meet the performance requirements. This is done by a formal approach where the original systolic array is represented at bit level by a finite, vertex-weighted, edge-weighted, directed graph. Two architectures built from pipelined functional units are described. A prototype containing nine processing elements was fabricated in a 1.6-μm CMOS technology
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号