首页 | 本学科首页   官方微博 | 高级检索  
     


A submicrometer megabit DRAM process technology using trench capacitors
Abstract:This paper describes guidelines for developing a 1-4-Mbit DRAM process, and device/process technologies for fabricating an experimental 1-Mbit DRAM. A single transistor cell combined with a trench capacitor and on-chip ECC technologies has the potential to realize a cell size of 10 µm2without degrading soft error immunity. A depletion trench capacitor, submicrometer n-well CMOS process, Mo-poly gate, and submicrometer pattern formation technologies are developed, and an experimental 1-Mbit DRAM with a cell size of 20 µm2is successfully developed by using these technologies.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号