Optimization of gate-to-drain separation in submicron gate-lengthmodulation doped FET's for maximum power gain performance |
| |
Authors: | Jau-Wen Chen Thurairaj M. Das M.B. |
| |
Affiliation: | Dept. of Electr. & Comput. Eng., Pennsylvania State Univ., University Park, PA; |
| |
Abstract: | This paper analyzes the effects of the separation between the gate and the drain electrodes on the high-frequency performance limitations of heterostructure MODFET's. Based on the effective gate-length and carrier velocity saturation concepts first the key small-signal equivalent network model parameters of the MODFET are calculated. The concept of open-circuit voltage gain, defined as the transconductance to output conductance ratio (gm/go), has been exploited to determine the output conductance with a knowledge of the static electric field and potential at the edge of the gate on the drain side. By treating the coμn product as a function of the gate voltage, the drain current-voltage and transconductance characteristics have been effectively modeled for practical devices. By combining the effects of the intrinsic and parasitic equivalent network parameters this paper has determined the dependence of the gm/go ratio, the gate capacitance to the feedback capacitance ratio, the unity current gain frequency (fr) and the maximum frequency of oscillations (f max) on the gate-to-drain separation (Lgd). MODFET's based on InAlAs/InGaAs heterostructures lattice-matched to InP substrate with gate-length values of 0.25 μm, 0.15 μm and 0.1 μm are considered for analyses. The optimum values of Lgd calculated are 600 Å, 420 Å, and 340 Å for the corresponding maximum fmax-values of 250, 370, and 480 GHz, respectively |
| |
Keywords: | |
|
|