A time-interleaved recursive loop band-pass delta-sigma modulator for a digital IF CDMA receiver |
| |
Authors: | Minho Kwon Jungyoon Lee Han G. |
| |
Affiliation: | Electr. & Electron. Eng. Dept., Univ. of Yonsei, Seoul, South Korea; |
| |
Abstract: | A bandpass delta-sigma modulator (BPDSM) is a key building block to implement a digital intermediate frequency (IF) receiver in a wireless communication system. This paper proposes a time-interleaved (TI) recursive loop BPDSM architecture that consists of five-stage TI blocks for a code-division multiple-access (CDMA) receiver. The proposed TI BPDSM provides reduction in the clock frequency requirement by a factor of 5 and relaxes the settling time requirement to one-fourth of the conventional approach. The test chip was designed and fabricated for a 30-MHz IF system with a 0.35-/spl mu/m CMOS process. The measured peak SNR for a 1.25-MHz bandwidth is 48 dB while dissipating 75 mW from a 3.3-V supply and occupying 1.3 mm/sup 2/. |
| |
Keywords: | |
|
|