首页 | 本学科首页   官方微博 | 高级检索  
     

基于布尔可满足性的逻辑电路等价性验证方法
引用本文:刘歆,熊有伦.基于布尔可满足性的逻辑电路等价性验证方法[J].微电子学与计算机,2007,24(11):166-168,171.
作者姓名:刘歆  熊有伦
作者单位:1. 湖北工业大学,电气与电子工程学院,湖北,武汉,430068
2. 华中科技大学,湖北,武汉,430074
摘    要:提出了基于布尔可满足性(Boolean Satisfiability,SAT)的逻辑电路等价性验证方法。这一验证方法把每个电路抽象成一个有穷自动机(FSM),为两个待验证的电路构造积机,把等价性验证问题转换成了积机的断言判定问题。改进了Tseitin变换方法,并将其用于把电路约束问题变换成(Conjunctive Normal Form,CNF)公式。之后则用先进的CNF SAT求解器zChaff判定积机所生成的布尔公式的可满足性。事例电路验证说明了该方法的有效性。

关 键 词:设计验证  等价性验证  逻辑电路  布尔可满足性  合取范式
文章编号:1000-7180(2007)11-0166-03
修稿时间:2006-10-11

Equivalence Verification Method for Logic Circuits Based on Boolean Satisfiability
LIU Xin,XIONG You-lun.Equivalence Verification Method for Logic Circuits Based on Boolean Satisfiability[J].Microelectronics & Computer,2007,24(11):166-168,171.
Authors:LIU Xin  XIONG You-lun
Abstract:This paper presents the equivalence verification method based on Boolean Satisfiability(SAT)to solve the equivalence of circuits under test. It extracts the circuit under test into a finite state machine(FSM), and then builds a product machine of two finite state machines, which converts the problem of equivalence of two circuits into the one of the asserted product machine. This paper improved the Tseitin's transformation method, and used for translation the circuit-constrained problems into CNF(Conjunctive Normal Form)formulas. Its satisfiability is then handed over to the state-of-the-art solver zChaff to check. Testing of example circuits demonstrate the effectiveness of this approach.
Keywords:design verification  equivalence verification  logic circuits  Boolean satisfiability  CNF
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号