首页 | 本学科首页   官方微博 | 高级检索  
     


Mapping the failure envelope of board-level solder joints
Authors:L.B. Tan  Xiaowu Zhang  V.B.C. Tan
Affiliation:a National University of Singapore, Impact Mechanics Laboratory, Department of Mechanical Engineering, EA 01-22, 10 Kent Ridge Crescent, Singapore 119260, Singapore
b Institute of Microelectronics (IME), 11 Science Park Road, Singapore 117685, Singapore
Abstract:Single solder interconnects were subjected to a series of combined tension-shear and compression-shear tests to determine their failure load. The failure envelope of these interconnects was obtained by plotting the normal component against the shear component of the failure load. The interconnect failure force map was found to be elliptical like the failure envelopes of many materials. The failure map can be described by a simple mathematical expression to give a simple force-based criterion for combine loading of solder joints. Post mortem analyses were conducted on the solder joint specimens to identify the failure mechanisms associated with various segments of the failure map. Computational simulations of actual board tests show that the failure map obtained for joint tests provides good predictions of board-level interconnect failures and hence suggest that such failure maps are useful in the design and analysis of board assemblies subjected to mechanical loads. The industry could adopt the methodology to obtain failure envelopes for solder joints of different alloys, bump size and reflow profiles which they could later use to aid in board-level and system-level designs of their products for mechanical reliability.
Keywords:
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号